Transparent Dual Memory Compression Architecture

被引:9
|
作者
Kim, Seikwon [1 ,2 ]
Lee, Seonyoung [1 ]
Kim, Taehoon [1 ]
Huh, Jaehyuk [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Sch Comp, Daejeon, South Korea
[2] Samsung Elect Co Ltd, SW Ctr, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
memory compression; dual compression technique; OS transparency; locality awareness;
D O I
10.1109/PACT.2017.12
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing memory requirements of big data applications have been driving the precipitous growth of memory capacity in server systems. To maximize the efficiency of external memory, HW-based memory compression techniques have been proposed to increase effective memory capacity. Although such memory compression techniques can improve the memory efficiency significantly, a critical trade-off exists in the HW-based compression techniques. As the memory blocks need to be decompressed as quickly as possible to serve cache misses, latency-optimized techniques apply compression at the cacheline granularity, achieving the decompression latency of less than a few cycles. However, such latency-optimized techniques can lose the potential high compression ratios of capacity-optimized techniques, which compress larger memory blocks with longer latency algorithms. Considering the fundamental trade-off in the memory compression, this paper proposes a transparent dual memory compression (DMC) architecture, which selectively uses two compression algorithms with distinct latency and compression characteristics. Exploiting the locality of memory accesses, the proposed architecture compresses less frequently accessed blocks with a capacity-optimized compression algorithm, while keeping recently accessed blocks compressed with a latency-optimized one. Furthermore, instead of relying on the support from the virtual memory system to locate compressed memory blocks, the study advocates a HW-based translation between the uncompressed address space and compressed physical space. This OS-transparent approach eliminates conflicts between compression efficiency and large page support adopted to reduce TLB misses. The proposed compression architecture is applied to the Hybrid Memory Cube (HMC) with a logic layer under the stacked DRAMs. The experimental results show that the proposed compression architecture provides 54% higher compression ratio than the state-of-the-art latency-optimized technique, with no performance degradation over the baseline system without compression.
引用
收藏
页码:206 / 218
页数:13
相关论文
共 50 条
  • [21] Value locality based storage compression memory architecture for ECG sensor node
    Chaojun Zhao
    Chen Chen
    Zhijian Chen
    Jianyi Meng
    Science China Information Sciences, 2016, 59
  • [22] Lossless image compression algorithm and hardware architecture for bandwidth reduction of external memory
    Li, Shizhong
    Yin, Haibing
    Fang, Xiangzhong
    Lu, Huijuan
    IET IMAGE PROCESSING, 2017, 11 (06) : 379 - 388
  • [23] Value locality based storage compression memory architecture for ECG sensor node
    Zhao, Chaojun
    Chen, Chen
    Chen, Zhijian
    Meng, Jianyi
    SCIENCE CHINA-INFORMATION SCIENCES, 2016, 59 (04)
  • [24] Dual port memory based parallel programmable architecture for DSP in FPGA
    Zabolotny, Wojciech M.
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2010, 2010, 7745
  • [25] Implementation of a primal–dual method for SDP on a shared memory parallel architecture
    Brian Borchers
    Joseph G. Young
    Computational Optimization and Applications, 2007, 37 : 355 - 369
  • [26] Transparent concatenation of MPEG compression
    Wells, Nick
    EBU Technical Review, (275): : 16 - 23
  • [27] Dual information systems:: Supporting organizational working and learning by making organizational memory transparent
    Käkölä, TK
    Koota, KI
    JOURNAL OF ORGANIZATIONAL COMPUTING AND ELECTRONIC COMMERCE, 1999, 9 (2-3) : 205 - 232
  • [28] Transparent memory BIST
    Karpovsky, M.G.
    Yarmolik, V.N.
    1994, : 106 - 111
  • [29] Transparent contribution of memory
    Cipar, James
    Corner, Mark D.
    Berger, Emery D.
    USENIX Association Proceedings of the 2006 USENIX Annual Technical Conference, 2006, : 109 - 114
  • [30] Compression Architecture for Bit-write Reduction in Non-volatile Memory Technologies
    Dgien, David B.
    Palangappa, Poovaiah M.
    Hunter, Nathan A.
    Li, Jiayin
    Mohanram, Kartik
    2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2014, : 51 - 56