High speed VLSI concentrators for Terabit intelligent optical backplanes

被引:1
|
作者
Supmonchai, B [1 ]
Szymanski, T [1 ]
机构
[1] McGill Univ, Dept Elect Engn, Montreal, PQ, Canada
来源
OPTICS IN COMPUTING 98 | 1998年 / 3490卷
关键词
concentrator; optical; backplane; smart pixel array; switching; daisy chain; VLSI;
D O I
10.1117/12.308950
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Self-routing "concentrators" are fundamental building blocks of optical switching systems. An N-to-M concentrator can process and extract data packets from N optical channels and forward the packets to nl electrical channels were typically N M Terabit Optical Backplanes which exploit free-space optical data links, with bandwidths approaching 1 - 10 Terabits per second, will require extremely fast self-routing concentrators which can make routing decisions within a few nanoseconds. In this paper. a VLSI analysis of a new circuit called the "Daisy Chain" concentrator is presented. This concentrator has a regular topology suitable for very efficient VLSI layout, which leads to very high clock rates. The anal! ses are performed using 0.8 mu m standard cell CMOS technology with the Synopsys CAD tool. The results show that the proposed concentrator uses substantially less VLSI area, from 20 - 50% less in the control logic and up to 150 % less on the snitching logic. than the previous best known concentrator circuit. It also performs significantly faster. ranging from 20 - 40% faster in the control logic and 150 - 300 % faster in the switching logic. Using 0.8 mu m CMOS technology, the proposed concentrator can be used in smart pixel arrays for optical backplanes with clock rates in the range of 500 Mhz. Using faster CMOS or ECL logic, the concentrator can support clock rates ill the several Gigahertz range.
引用
收藏
页码:306 / 310
页数:3
相关论文
共 50 条
  • [41] PACKAGING CHALLENGES OF HIGH SPEED VLSI CIRCUITRY.
    Brooks, Charles W.
    Lucas, Michael R.
    Electronic Packaging and Production, 1981, 21 (06): : 151 - 156
  • [42] High-speed VLSI architectures for the AES algorithm
    Zhang, XM
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) : 957 - 967
  • [43] A high speed centroid computation circuit in analog VLSI
    Bashyam, A
    Furth, PM
    Giles, MK
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 948 - 951
  • [44] Intelligent techniques in high speed networks
    Gelenbe, E
    Habib, IW
    Palazzo, S
    Douligeris, C
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2000, 18 (02) : 145 - 149
  • [45] Intelligent high speed video system
    Queffelec, X
    Brugger, H
    Hofer, EP
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON VISUALIZATION, IMAGING, AND IMAGE PROCESSING, 2004, : 659 - 663
  • [46] HIGH-SPEED SHUFFLE BUS FOR VLSI ARRAYS.
    Lin, Wen-Tai
    Hwang, Jyh-Ping
    IEEE Journal of Solid-State Circuits, 1987, 23 (01)
  • [47] HIGH-SPEED PARALLEL VLSI ARCHITECTURES FOR IMAGE DECORRELATION
    ACHARYA, T
    MUKHERJEE, A
    INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 1995, 9 (02) : 343 - 365
  • [48] Real Concern to High Speed VLSI Design for Interconnect Scaling
    Karthik, B.
    Jasmin, M.
    Arulselvi, S.
    Sriram, M.
    JOURNAL OF MECHANICS OF CONTINUA AND MATHEMATICAL SCIENCES, 2019, : 457 - 463
  • [49] Testing high speed VLSI devices using slower testers
    Cheng, AKKT
    Chakradhar, ST
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 16 - 21
  • [50] Design and verification of high-speed VLSI physical design
    Zhou, D
    Li, RM
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2005, 20 (02) : 147 - 165