High speed VLSI concentrators for Terabit intelligent optical backplanes

被引:1
|
作者
Supmonchai, B [1 ]
Szymanski, T [1 ]
机构
[1] McGill Univ, Dept Elect Engn, Montreal, PQ, Canada
来源
OPTICS IN COMPUTING 98 | 1998年 / 3490卷
关键词
concentrator; optical; backplane; smart pixel array; switching; daisy chain; VLSI;
D O I
10.1117/12.308950
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Self-routing "concentrators" are fundamental building blocks of optical switching systems. An N-to-M concentrator can process and extract data packets from N optical channels and forward the packets to nl electrical channels were typically N M Terabit Optical Backplanes which exploit free-space optical data links, with bandwidths approaching 1 - 10 Terabits per second, will require extremely fast self-routing concentrators which can make routing decisions within a few nanoseconds. In this paper. a VLSI analysis of a new circuit called the "Daisy Chain" concentrator is presented. This concentrator has a regular topology suitable for very efficient VLSI layout, which leads to very high clock rates. The anal! ses are performed using 0.8 mu m standard cell CMOS technology with the Synopsys CAD tool. The results show that the proposed concentrator uses substantially less VLSI area, from 20 - 50% less in the control logic and up to 150 % less on the snitching logic. than the previous best known concentrator circuit. It also performs significantly faster. ranging from 20 - 40% faster in the control logic and 150 - 300 % faster in the switching logic. Using 0.8 mu m CMOS technology, the proposed concentrator can be used in smart pixel arrays for optical backplanes with clock rates in the range of 500 Mhz. Using faster CMOS or ECL logic, the concentrator can support clock rates ill the several Gigahertz range.
引用
收藏
页码:306 / 310
页数:3
相关论文
共 50 条
  • [31] A VLSI interval router for high-speed networks
    Christian, BS
    Zhang, CN
    Mason, R
    1996 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING - CONFERENCE PROCEEDINGS, VOLS I AND II: THEME - GLIMPSE INTO THE 21ST CENTURY, 1996, : 154 - 157
  • [32] VLSI ARCHITECTURES FOR HIGH-SPEED RANGE ESTIMATION
    SASTRY, R
    RANGANATHAN, N
    JAIN, RC
    IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 1995, 17 (09) : 894 - 899
  • [33] Design of a family of VLSI high speed fuzzy processors
    Gabrielli, A
    Gandolfi, E
    Masetti, M
    FUZZ-IEEE '96 - PROCEEDINGS OF THE FIFTH IEEE INTERNATIONAL CONFERENCE ON FUZZY SYSTEMS, VOLS 1-3, 1996, : 1099 - 1105
  • [34] VLSI architectures for high-speed MAP decoders
    Worm, A
    Lamm, H
    Wehn, N
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 446 - 453
  • [35] Optimization of high-speed VLSI interconnects: A review
    Zhang, QJ
    Wang, F
    Nakhla, M
    INTERNATIONAL JOURNAL OF MICROWAVE AND MILLIMETER-WAVE COMPUTER-AIDED ENGINEERING, 1997, 7 (01): : 83 - 107
  • [36] HIGH-SPEED VLSI PACKAGING WITH A SYSTEM PERSPECTIVE
    DOYLE, GJ
    SHEEHAN, BJ
    PROCEEDINGS OF THE TECHNICAL CONFERENCE : NINTH ANNUAL INTERNATIONAL ELECTRONICS PACKAGING CONFERENCE, VOLS 1 AND 2, 1989, : 1190 - 1202
  • [37] A HIGH-SPEED SHUFFLE BUS FOR VLSI ARRAYS
    LIN, WT
    HWANG, JP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (01) : 98 - 104
  • [38] FPGA Implementation of a High Speed VLSI Architecture for CORDIC
    Lakshmi, B.
    Dhar, A. S.
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2054 - 2058
  • [39] High speed VLSI fuzzy processors designed for HEPE
    Gabrielli, A
    Gandolfi, E
    Masetti, H
    Russo, M
    APPLICATIONS AND SCIENCE OF ARTIFICIAL NEURAL NETWORKS II, 1996, 2760 : 760 - 771
  • [40] High speed image CODEC VLSI for document retrieval
    Sato, Fumitaka, 1600, (36):