The power consumption reducing technique of the pseudo-random test pattern generator and the signature analyzer for the built-in self-test

被引:3
|
作者
Murashko, I [1 ]
Yarmolik, V [1 ]
Puczko, M [1 ]
机构
[1] Belarus State Univ Informat & Radioelect, Minsk 220600, BELARUS
关键词
built-in self-test; test pattern generator; Signature Analyzer; switching activity;
D O I
10.1109/CADSM.2003.1255008
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents new solutions for reducing the power consumption BIST environment (Pseudorandom Test Pattern Generator-PTPG and Signature Analyzer-SA). The key idea behind this technique is based on the designing a new structure of LFSR (Linear Feedback Shift Register) to generate more than one pseudo random bit per one clock pulse and a new SA structure for compressing several test responses bits per one clock pulse. The <<proposed method can be used within test per-clock>> BIST architecture, as well as may be extended for the west-per-scan)) BIST technique.
引用
收藏
页码:141 / 144
页数:4
相关论文
共 50 条
  • [1] A New, Fast Pseudo-Random Pattern Generator for Advanced Logic Built-In Self-Test Structures
    Garbolino, Tomasz
    APPLIED SCIENCES-BASEL, 2021, 11 (20):
  • [2] Modified Geffe test pattern generator for built-in self-test
    Qi, Dandan
    Muzio, Jon C.
    2007 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS 1 AND 2, 2007, : 206 - 209
  • [3] Test Generator with Preselected Toggling for Low Power Built-In Self-Test
    Rajski, Janusz
    Tyszer, Jerzy
    Mrugalski, Grzegorz
    Nadeau-Dostie, Benoit
    2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 1 - 6
  • [4] Power consumption reduction in built-in self-test circuits
    Mohsen Askarzadeh
    Majid Haghparast
    Sam Jabbehdari
    Journal of Ambient Intelligence and Humanized Computing, 2023, 14 : 1109 - 1122
  • [5] Power consumption reduction in built-in self-test circuits
    Askarzadeh, Mohsen
    Haghparast, Majid
    Jabbehdari, Sam
    JOURNAL OF AMBIENT INTELLIGENCE AND HUMANIZED COMPUTING, 2021, 14 (2) : 1109 - 1122
  • [6] LOCST - A BUILT-IN SELF-TEST TECHNIQUE
    LEBLANC, JJ
    IEEE DESIGN & TEST OF COMPUTERS, 1984, 1 (04): : 45 - 52
  • [7] BUILT-IN CHECKING OF THE CORRECT SELF-TEST SIGNATURE
    MCANNEY, WH
    SAVIR, J
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (09) : 1142 - 1145
  • [8] A Transient Fault Tolerant Test Pattern Generator for On-line Built-in Self-test
    Fukazawa, Yuki
    Iwagaki, Tsuyoshi
    Ichihara, Hideyuki
    Inoue, Tomoo
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 85 - 90
  • [9] A low power test pattern generation for built-in self-test based circuits
    Ye, Bo
    Li, Tianwang
    Zhao, Qian
    Zhou, Duo
    Wang, Xiaohua
    Luo, Min
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (03) : 301 - 309
  • [10] Built-in self-test
    Zorian, Yervant
    Microelectronic Engineering, 1999, 49 (01): : 135 - 138