Interleaver design for high speed turbo decoders

被引:0
|
作者
Abbasfar, A [1 ]
Yao, K [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90024 USA
关键词
Turbo Code; interleaver design; parallel processing; high speed Turbo decoder;
D O I
10.1117/12.504386
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently some efficient parallel architectures for turbo decoder have been proposed. In these architectures the bottleneck for the parallelization of the decoder is the interleaver. On the other hand, turbo codes achieve a very impressive near Shannon-capacity performance in which the interleaver plays a crucial role. Therefore, it is of great interest to design interleavers that are good from both performance and parallelization point of views. In this paper we have proposed an interleaver structure that is suitable for parallelization of turbo decoders. It is shown that such an interleaver can be designed to have good BER performance as well. By this structure not only fast decoders with very low latency can be built, but also the regularity of the decoder and the simplicity of the interleaver structure make them promising for VLSI implementation. We also present a fast algorithm to design such an interleaver, which can be used to design S-random interleavers as well. Such interleavers have been designed and the performances are compared to that of S-random interleavers by simulations.
引用
收藏
页码:282 / 290
页数:9
相关论文
共 50 条
  • [41] Successive packing based interleaver design for turbo codes
    Zhang, XM
    Shi, YQ
    Chen, H
    Haimovich, AM
    Vetro, A
    Sun, H
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 17 - 20
  • [42] Design of dividable interleaver for parallel decoding in turbo codes
    Kwak, J
    Lee, K
    ELECTRONICS LETTERS, 2002, 38 (22) : 1362 - 1364
  • [43] A new interleaver design and its application to turbo codes
    Zheng, YX
    Su, YT
    IEEE 56TH VEHICULAR TECHNOLOGY CONFERENCE, VTC FALL 2002, VOLS 1-4, PROCEEDINGS, 2002, : 1437 - 1441
  • [44] Design of two step deterministic interleaver for turbo codes
    Arif, Muhammad
    Sheikh, Noor Muhammad
    Sheikh, Asrar U. H.
    COMPUTERS & ELECTRICAL ENGINEERING, 2008, 34 (05) : 368 - 377
  • [45] Design and Implementation of VHDL for High Speed Interleaver in Tactical Data Link
    Zhao Heng
    Li Guomin
    Xia Meng
    2018 INTERNATIONAL CONFERENCE ON SENSOR NETWORKS AND SIGNAL PROCESSING (SNSP 2018), 2018, : 392 - 395
  • [46] Design and implementation of low-energy turbo decoders
    Kaza, J
    Chakrabarti, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) : 968 - 977
  • [47] Interleaver Design Method for Turbo Codes Based on Genetic Algorithm
    Tan Ying 1
    2. Advanced Research Center for Science and Technology
    WuhanUniversityJournalofNaturalSciences, 2004, (03) : 323 - 326
  • [48] Group structure of turbo-codes with application to the interleaver design
    Khandani, AK
    2000 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS 1 AND 2: NAVIGATING TO A NEW ERA, 2000, : 255 - 259
  • [49] Design of Cascaded Hybrid Interleaver for Fast Turbo Coding and Decoding
    Devi, M. Rajani
    Ramanjaneyulu, K.
    Krishna, B. T.
    COMPUTER COMMUNICATION, NETWORKING AND INTERNET SECURITY, 2017, 5 : 521 - 530
  • [50] An Improved Interleaver Design for 3GPP Turbo Codes
    Han Li
    Jin Ming-lu
    PROCEEDINGS OF 2ND INTERNATIONAL SYMPOSIUM ON PHYSICS AND HIGH-TECH INDUSTRY, 4TH INTERNATIONAL SYMPOSIUM ON MAGNETIC INDUSTRY, 1ST SHENYANG FORUM FOR DEVELOPMENT AND COOPERATION OF HIGH-TECH INDUSTRY IN NORTHEAST ASIA, 2009, : 381 - 382