Interleaver design for high speed turbo decoders

被引:0
|
作者
Abbasfar, A [1 ]
Yao, K [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90024 USA
关键词
Turbo Code; interleaver design; parallel processing; high speed Turbo decoder;
D O I
10.1117/12.504386
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently some efficient parallel architectures for turbo decoder have been proposed. In these architectures the bottleneck for the parallelization of the decoder is the interleaver. On the other hand, turbo codes achieve a very impressive near Shannon-capacity performance in which the interleaver plays a crucial role. Therefore, it is of great interest to design interleavers that are good from both performance and parallelization point of views. In this paper we have proposed an interleaver structure that is suitable for parallelization of turbo decoders. It is shown that such an interleaver can be designed to have good BER performance as well. By this structure not only fast decoders with very low latency can be built, but also the regularity of the decoder and the simplicity of the interleaver structure make them promising for VLSI implementation. We also present a fast algorithm to design such an interleaver, which can be used to design S-random interleavers as well. Such interleavers have been designed and the performances are compared to that of S-random interleavers by simulations.
引用
收藏
页码:282 / 290
页数:9
相关论文
共 50 条
  • [21] Interleaver design for short turbo codes
    Wang, MZ
    Sheikh, A
    Qi, F
    GLOBECOM'99: SEAMLESS INTERCONNECTION FOR UNIVERSAL SERVICES, VOL 1-5, 1999, : 894 - 898
  • [22] A Novel Architecture of Modified Turbo Codes with an area efficient high speed interleaver
    Ilango, Poonguzhali
    Chokkalingam, Arun
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2019, 31 (14):
  • [23] Interleaver for high parallelizable turbo decoder
    Boher, Laurent
    Dore, Jean-Baptiste
    Helard, Maryline
    Gallard, Christian
    MULTI-CARRIER SPREAD SPECTRUM 2007, 2007, 1 : 67 - +
  • [24] Area-efficient high speed decoding schemes for turbo/map decoders
    Wang, ZF
    Chi, ZP
    Parhi, KK
    2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING, 2001, : 2633 - 2636
  • [25] High-speed recursion architectures for MAP-based Turbo decoders
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (04) : 470 - 474
  • [26] Interleaver design for turbo codes with selected inputs
    Koora, K
    Betzinger, H
    ELECTRONICS LETTERS, 1998, 34 (07) : 651 - 652
  • [27] Area-efficient high-speed decoding schemes for turbo decoders
    Wang, ZF
    Chi, ZP
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 902 - 912
  • [28] Design of turbo codes interleaver by loop distributions
    Yu, JP
    Boucheret, ML
    Vallet, R
    ISIT: 2002 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, PROCEEDINGS, 2002, : 54 - 54
  • [29] Design of optimal period interleaver in turbo codes
    Asoodeh, Shahab
    Rezazade, Alireza
    2007 10TH CANADIAN WORKSHOP ON INFORMATION THEORY, 2007, : 37 - 40
  • [30] A noval design of deterministic interleaver for turbo codes
    Arif, M.
    Sheikh, N. M.
    2007 INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, 2007, : 397 - 401