A high-performance full swing 1-bit hybrid full adder cell

被引:9
|
作者
Hussain, Shahbaz [1 ]
Hasan, Mehedi [2 ,3 ]
Agrawal, Gazal [1 ]
Hasan, Mohd [1 ]
机构
[1] Aligarh Muslim Univ, Dept Elect Engn, Aligarh, Uttar Pradesh, India
[2] North South Univ, Dept Elect & Comp Engn, Dhaka, Bangladesh
[3] Univ Sci & Technol Chittagong, Dept Elect & Elect Engn, Zakir Hossain Rd, Khulshi 4202, Chattogram, Bangladesh
关键词
1-bit adder; FinFET; full adder; hybrid adder; XOR-XNOR; DESIGN;
D O I
10.1049/cds2.12097
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study proposes an 18-transistor full adder (FA) cell based on the full swing hybrid logic style. It has a first stage comprising the XOR-XNOR module followed by pass transistors and inverters to generate the sum and carry outputs. The performance evaluation of the proposed FA cell has been carried out using an HSPICE simulator at the 16 nm process node by comparing it with eight existing FAs over the supply voltage ranging from 0.4 to 1.0 V. The proposed adder achieved 34.77% improvement in propagation delay, 48.8% improvement in average power and 66.58% improvement in Power Delay Product compared to the conventional CMOS Mirror adder while operating at 0.8 V. Moreover, its performance metrics are also better than those of other latest existing adder cells. Hence, the proposed FA is suitable for modern high performance digital processors.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [21] A framework for fair performance evaluation of 1-bit full Adder cells
    Shams, AM
    Bayoumi, MA
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 6 - 9
  • [22] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [23] Low Power Ripple Carry Adder Using Hybrid 1-Bit Full Adder Circuit
    Bagwari, Ashish
    Katna, Isha
    2019 11TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN 2019), 2019, : 124 - 127
  • [24] New improved 1-bit full adder cells
    Veeramachaneni, Sreehari
    Srinivas, M. B.
    2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 701 - 704
  • [25] Parametric analysis of a hybrid 1-bit full adder in UDSM and CNTFET Technology
    Niranjan, Neeraj Kumar
    Singh, Rajendra Bahadur
    Rizvi, Navaid Z.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4267 - 4272
  • [26] Design and analysis of 1-bit hybrid full adder cells for fast computation
    Anand, Anubhav
    Dhariwal, Sandeep
    Lamba, Vijay Kumar
    Kassa, Sankit
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2025, 112 (01) : 195 - 195
  • [27] A new low-voltage CMOS 1-bit full adder for high performance applications
    Wey, IC
    Huang, CH
    Chow, HC
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 21 - 24
  • [28] Performance Analysis of 1-Bit Full Adder using Different Design Techniques
    Sreelatha, P.
    Lakshmi, P. Koti
    Rao, Rameshwar
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 2262 - 2266
  • [29] Design of Fast and Efficient 1-bit Full Adder and its Performance Analysis
    Shinde, Kunjan D.
    Nidagundi, Jayashree C.
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 1275 - 1279
  • [30] A novel CMOS 1-bit 8T full adder cell
    Sharma, Tripti
    Sharma, K.G.
    Singh, B.P.
    Arora, Neha
    WSEAS Transactions on Systems, 2010, 9 (03): : 317 - 326