Impact of gate-to-source/drain overlap length on 80-nm CMOS circuit performance

被引:12
|
作者
Maitra, K [1 ]
Bhat, N
机构
[1] N Carolina State Univ, Dept Elect & Comp Engn, Raleigh, NC 27695 USA
[2] Indian Inst Sci, Dept Elect Commun Engn, Bangalore 560012, Karnataka, India
关键词
circuit; CMOS; gate; mixed mode; series resistance; source/drain overlap;
D O I
10.1109/TED.2003.822347
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we perform rigorous mixed-mode simulations on two-stage inverter circuit and sample-hold circuits, representative of digital, and analog applications, respectively. The impact of gate-source/drain overlap length on circuit performance in an 80-nm CMOS circuit is evaluated by varying the overlap length between 0 to 20 nm, while keeping the subthreshold leakage current constraint at 1, 10, and 100 nA/mum. Process variations about the nominal overlap length have also been accounted for. The stage delay and switch error are used as the performance metrics. The lateral peak electric field is used as the metric for the hot carrier re liability. It is demonstrated that the overlap length should be made as small as possible, in spite of the increase in series resistance, in order to get the best circuit performance and reliability.
引用
收藏
页码:409 / 414
页数:6
相关论文
共 50 条
  • [31] Impact of intrinsic gate-drain capacitance on noise performance of CMOS LNA
    Zhang, WC
    Chen, KS
    2002 3RD INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, 2002, : 915 - 918
  • [32] C-V extraction method for gate fringe capacitance and gate to source-drain overlap length of LDD MOSFET
    Kahng, JR
    Moon, JW
    Kim, JH
    ICMTS 2001: PROCEEDINGS OF THE 2001 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2001, : 59 - 63
  • [33] Impact of Reduced Gate-to-Source Spacing on Indium Phosphide High Electron Mobility Transistor Performance
    Calvo Ruiz, Diego
    Han, Daxin
    Bonomo, Giorgio
    Saranovac, Tamara
    Ostinelli, Olivier
    Bolognesi, Colombo R.
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2021, 218 (03):
  • [34] Sheet resistance requirements for the source/drain regions of 0.11 mu m gate length CMOS technology
    Mehrotra, M
    Chatterjee, A
    Chen, IC
    MICROELECTRONIC DEVICE TECHNOLOGY, 1997, 3212 : 162 - 170
  • [35] High performance gate length 22 nm CMOS device with strained channel and EOT 1.2 nm
    Xu, Qiuxia
    Qian, He
    Duan, Xiaofeng
    Liu, Haihua
    Wang, Dahai
    Han, Zhengsheng
    Liu, Ming
    Chen, Baoqin
    Li, Haiou
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2006, 27 (SUPPL.): : 283 - 290
  • [36] High performance 27 nm gate length CMOS device with EOT 1.4nm gate oxynitride and strained technology
    Xu, QX
    He, X
    Liu, M
    Han, ZS
    Chen, BQ
    Yin, HX
    Lin, G
    Zhu, YJ
    Ye, TC
    Wu, DX
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 47 - 52
  • [37] High-k/Metal-Gate Fully Depleted SOI CMOS With Single-Silicide Schottky Source/Drain With Sub-30-nm Gate Length
    Khater, Marwan H.
    Zhang, Zhen
    Cai, Jin
    Lavoie, Christian
    D'Emic, Christopher
    Yang, Qingyun
    Yang, Bin
    Guillorn, Michael
    Klaus, David
    Ott, John A.
    Zhu, Yu
    Zhang, Ying
    Choi, Changhwan
    Frank, Martin M.
    Lee, Kam-Leung
    Narayanan, Vijay
    Park, Dae-Gyu
    Ouyang, Qiqing
    Haensch, Wilfried
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (04) : 275 - 277
  • [38] Microscopic RF noise simulation and noise source modeling in 50 nm gate length CMOS
    Niu, GF
    Cui, Y
    Taylor, SS
    2004 Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, Digest of Papers, 2004, : 123 - 126
  • [39] Temperature scaling for 35nm gate length high-performance CMOS
    Feudel, T
    Horstmann, M
    Gerhardt, M
    Herden, M
    Herrmann, L
    Gehre, D
    Krueger, C
    Greenlaw, D
    Raab, M
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2004, 7 (4-6) : 369 - 374
  • [40] High-performance 50-nm-gate-length Schottky-source/drain MOSFETs with dopant-segregation junctions
    Kinoshita, A
    Tanaka, C
    Uchida, K
    Koga, J
    2005 Symposium on VLSI Technology, Digest of Technical Papers, 2005, : 158 - 159