High speed and area-efficient multiply accumulate (MAC) unit for digital signal prossing applications

被引:28
|
作者
Abdelgawad, A. [1 ]
Bayoumi, Magdy [1 ]
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
关键词
D O I
10.1109/ISCAS.2007.378152
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A high speed and area-efficient merged Multiply Accumulate (MAC) Units is proposed in this work To realize the area-efficient and high speed MAC unit proposed in this work, first we examine the critical delays and hardware complexities of conventional MAC architectures to derive at a unit with low critical delay and low hardware complexity. The new architecture is based on binary trees constructed using a modified 4:2 compressor circuits. Reducing the overall area is achieved by the full utilization of the compressors instead of putting zeros in free inputs. Increasing the speed of operation is achieved by avoid using the modified compressor in the critical path. Feeding the bits of the accumulated operand into the summation tree before the final adder helps to increase the speed too. The proposed MAC unit and the previous merged MAC unit are mapped on a Field Programmable Gate Array (FPGA) chip, in order to compare between them. The simulation result shows that the proposed system for 8-bit 16-bit, and 32-bit MAC unit reduces area by 6.25%, 3.2 %, and 2.5% and increases the speed by 14%, 16%, and 19% respectively. The experimental test for the proposed 8-bit MAC is done using XESS demo board (XSA-100, Spartari-X2S100tq144).
引用
收藏
页码:3199 / 3202
页数:4
相关论文
共 50 条
  • [41] High throughput and area-efficient FPGA implementation of AES for high-traffic applications
    Shahbazi, Karim
    Ko, Seok-Bum
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (06): : 344 - 352
  • [42] HIGH-SPEED AREA-EFFICIENT VERSATILE REED-SOLOMON DECODER DESIGN FOR MULTI-MODE APPLICATIONS
    Yuan, Bo
    Li, Li
    Wang, Zhongfeng
    SIPS: 2009 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2009, : 179 - +
  • [43] Design of Area and Power Efficient Digital FIR Filter Using Modified MAC Unit
    Kumar, Nithish, V
    Nalluri, Koteswara Rao
    Lakshminarayanan, G.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015,
  • [44] Power optimized high level synthesis of Multiply-and-accumulate (MAC) based digital filter architectures under SNR constraints
    Manga, N. Alivelu
    Latha, M. Madhavi
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [45] Area-efficient high-speed 3D DWT processor architecture
    Jiang, M.
    Crookes, D.
    ELECTRONICS LETTERS, 2007, 43 (09) : 502 - 503
  • [46] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design
    Sworna, Zarrin Tasnim
    Ul Haque, Mubin
    Anisuzzaman, D. M.
    2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
  • [47] Area-efficient high-speed VLSI design of the RS(255, 239) decoder
    School of Microelectronic, Xidian Univ., Xi'an 710071, China
    不详
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2008, 35 (01): : 116 - 120
  • [48] Design of high-speed, low-power, and area-efficient FIR filters
    Liacha, Ahmed
    Oudjida, Abdelkrim K.
    Ferguene, Farid
    Bakiri, Mohammed
    Berrandjia, Mohamed L.
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (01) : 1 - 11
  • [49] VLSI design of a high-speed and area-efficient JPEG2000 encoder
    Mei, Kuizhi
    Zheng, Nanning
    Huang, Chang
    Liu, Yuehu
    Zeng, Qiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2007, 17 (08) : 1065 - 1078
  • [50] Design of high-speed and area-efficient Montgomery modular multiplier for RSA algorithm
    Mukaida, K
    Takenaka, M
    Torii, N
    Masui, S
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 320 - 323