High speed and area-efficient multiply accumulate (MAC) unit for digital signal prossing applications

被引:28
|
作者
Abdelgawad, A. [1 ]
Bayoumi, Magdy [1 ]
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
关键词
D O I
10.1109/ISCAS.2007.378152
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A high speed and area-efficient merged Multiply Accumulate (MAC) Units is proposed in this work To realize the area-efficient and high speed MAC unit proposed in this work, first we examine the critical delays and hardware complexities of conventional MAC architectures to derive at a unit with low critical delay and low hardware complexity. The new architecture is based on binary trees constructed using a modified 4:2 compressor circuits. Reducing the overall area is achieved by the full utilization of the compressors instead of putting zeros in free inputs. Increasing the speed of operation is achieved by avoid using the modified compressor in the critical path. Feeding the bits of the accumulated operand into the summation tree before the final adder helps to increase the speed too. The proposed MAC unit and the previous merged MAC unit are mapped on a Field Programmable Gate Array (FPGA) chip, in order to compare between them. The simulation result shows that the proposed system for 8-bit 16-bit, and 32-bit MAC unit reduces area by 6.25%, 3.2 %, and 2.5% and increases the speed by 14%, 16%, and 19% respectively. The experimental test for the proposed 8-bit MAC is done using XESS demo board (XSA-100, Spartari-X2S100tq144).
引用
收藏
页码:3199 / 3202
页数:4
相关论文
共 50 条
  • [21] Development of a large word-width high-speed asynchronous multiply and accumulate unit
    Smith, SC
    INTEGRATION-THE VLSI JOURNAL, 2005, 39 (01) : 12 - 28
  • [22] Speedup of a Large Word-Width High-Speed Asynchronous Multiply and Accumulate Unit
    Zhou, Liang
    Smith, Scott C.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 499 - 502
  • [23] An Efficient Design for Area-Efficient Truncated Adaptive Booth Multiplier for Signal Processing Applications
    Radhakrishnan, S.
    Karn, Rakesh Kumar
    Nirmalraj, T.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (03)
  • [24] An Energy-Efficient Mixed-Signal Parallel Multiply-Accumulate (MAC) Engine Based on Stochastic Computing
    Zhang, Xinyue
    Song, Jiahao
    Wang, Yuan
    Zhang, Yawen
    Zhang, Zuodong
    Wang, Runsheng
    Huang, Ru
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [25] Razor Based Programmable Truncated Multiply and Accumulate, Energy-Reduction for Efficient Digital Signal Processing
    Solaz, Manuel de la Guia
    Conway, Richard
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (01) : 189 - 193
  • [26] HIGH-SPEED AREA-EFFICIENT INNER-PRODUCT PROCESSOR
    TAWFIK, A
    ELGUIBALY, F
    FAHMI, M
    ABDELRAHEEM, E
    AGATHOKLIS, P
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 1994, 19 (04): : 187 - 191
  • [27] Area-efficient high speed decoding schemes for turbo/map decoders
    Wang, ZF
    Chi, ZP
    Parhi, KK
    2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING, 2001, : 2633 - 2636
  • [28] High-speed area-efficient recursive DFT/IDFT architectures
    Van, LD
    Yang, CC
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 357 - 360
  • [29] Area-efficient high-speed decoding schemes for turbo decoders
    Wang, ZF
    Chi, ZP
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 902 - 912
  • [30] Area-efficient parallel adder with faithful approximation for image and signal processing applications
    Palanisamy, Gnanambikai
    Natarajan, Vijeyakumar Krishnasamy
    Sundaram, Kalaiselvi
    IET IMAGE PROCESSING, 2019, 13 (13) : 2587 - 2594