A wide-range multiphase delay-locked loop using mixed-mode VCDLs

被引:6
|
作者
Yang, RJ [1 ]
Liu, SI
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
DLL; clock generation; wide range; duty cycle correction;
D O I
10.1093/ietele/e88-c.6.1248
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A wide-range multiphase delay-locked loop (DLL) using mixed-mode voltage-controlled delay lines (VCDLs) is presented. An edge-triggered duty cycle corrector is introduced to generate output clocks with 50% duty cycle. This DLL using an analog 3-states phase-frequency detector (PFD) and the proposed digital PFD can achieve low jitter operation over a wide frequency range without harmonic locking problems. It has been fabricated in a standard 0.25-mu m CMOS technology and occupies a core area of 1 mm(2) including the on-chip regulator and loop filter. For reference clocks from 20 MHz to 550 MHz, all the measured rms and peak-to-peak jitters are below 10 ps and 78 ps, respectively.
引用
收藏
页码:1248 / 1252
页数:5
相关论文
共 50 条
  • [41] Fast locking delay-locked loop using initial delay measurement
    Kim, T
    Wang, SH
    Kim, B
    ELECTRONICS LETTERS, 2002, 38 (17) : 950 - 951
  • [42] A Wide-Range and Harmonic-Free SAR All-Digital Delay Locked Loop
    Kuo, Ko-Chi
    Li, Sz-Hsien
    2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 197 - 200
  • [43] Delay-Locked Loop Based Multiphase Clock Generator for Time-Interleaved ADCs
    Alhousseiny, Ibrahim
    Ali, Mohamed
    Ben-Hamida, Naim
    Honarparvar, Mohammad
    Sawan, Mohamad
    Savaria, Yvon
    2021 28TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (IEEE ICECS 2021), 2021,
  • [44] A 0.7-2-GHz self-calibrated multiphase delay-locked loop
    Chang, HH
    Chang, JY
    Kuo, CY
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (05) : 1051 - 1061
  • [45] A mixed-structure Delay Locked-Loop with wide range and fast locking
    Jo, Youngkwon
    Shim, Yong
    Kim, Soohwan
    Kim, Suki
    Cho, Kwanjun
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1937 - 1940
  • [46] Low-power and wide-band delay-locked loop with switching delay line
    Rezaeian, Adel
    Ardeshir, Gholamreza
    Gholami, Mohammad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (12) : 2189 - 2201
  • [47] Wide-range and accurate mixed-mode weight functions and stress intensity factors for cracked discs
    Xu, Wu
    Rao, Danyu
    Wu, Xueren
    Tong, Dihua
    Zhao, Xiaochen
    FATIGUE & FRACTURE OF ENGINEERING MATERIALS & STRUCTURES, 2020, 43 (05) : 1022 - 1037
  • [48] A harmonic quadrature LO generator using a 90′ delay-locked loop
    Craninckx, J
    Gravot, V
    Donnay, S
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 127 - 130
  • [49] A power-efficient wide-range phase-locked loop
    Chen, OTC
    Sheen, RRB
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) : 51 - 62
  • [50] A dual-loop delay-locked loop using multiple voltage-controlled delay lines
    Jung, YJ
    Lee, SW
    Shim, D
    Kim, W
    Kim, C
    Cho, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) : 784 - 791