A wide-range multiphase delay-locked loop using mixed-mode VCDLs

被引:6
|
作者
Yang, RJ [1 ]
Liu, SI
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
DLL; clock generation; wide range; duty cycle correction;
D O I
10.1093/ietele/e88-c.6.1248
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A wide-range multiphase delay-locked loop (DLL) using mixed-mode voltage-controlled delay lines (VCDLs) is presented. An edge-triggered duty cycle corrector is introduced to generate output clocks with 50% duty cycle. This DLL using an analog 3-states phase-frequency detector (PFD) and the proposed digital PFD can achieve low jitter operation over a wide frequency range without harmonic locking problems. It has been fabricated in a standard 0.25-mu m CMOS technology and occupies a core area of 1 mm(2) including the on-chip regulator and loop filter. For reference clocks from 20 MHz to 550 MHz, all the measured rms and peak-to-peak jitters are below 10 ps and 78 ps, respectively.
引用
收藏
页码:1248 / 1252
页数:5
相关论文
共 50 条
  • [31] A Wide-Range All-Digital Delay-Locked Loop for Double Data Rate Synchronous Dynamic Random Access Memory Application
    Tsai, Chih-Wei
    Chiu, Yu-Ting
    Tu, Yo-Hao
    Cheng, Kuo-Hsing
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [32] A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [33] A wide tuning range, fractional multiplying delay-locked loop topology for frequency hopping applications
    Tajalli, A
    Torkzadeh, P
    Atarodi, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 46 (03) : 203 - 214
  • [34] Delay-locked loop based frequency quadrupler with wide operating range and fast locking characteristics
    Wang, Yuan
    Liu, Yuequan
    Jiang, Mengyin
    Jia, Song
    Zhang, Xing
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1 - 4
  • [35] A Fast-Locking Wide-Range All-Digital Delay-Locked loop with a Starting SAR-Bit Prediction Mechanism
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [36] A Wide Tuning Range, Fractional Multiplying Delay-Locked Loop Topology for Frequency Hopping Applications
    Armin Tajalli
    Pooya Torkzadeh
    Mojtaba Atarodi
    Analog Integrated Circuits and Signal Processing, 2006, 46 : 203 - 214
  • [37] A low-jitter and precise multiphase delay-locked loop using shifted averaging VCDL
    Chang, HH
    Sun, CH
    Liu, SI
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 434 - +
  • [38] Multimode clock generation using delay-locked loop
    Susplugas, O
    Philippe, P
    ELECTRONICS LETTERS, 2003, 39 (04) : 347 - 349
  • [39] VERY WIDE-RANGE PHASE-LOCKED LOOP
    SMITH, DT
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (02) : 443 - 445
  • [40] Timing Generator Using Dual Delay-Locked Loop
    Hwang, Chorng-Sii
    Chen, Ke-Han
    Tsao, Hen-Wai
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 428 - 430