A Hybrid Miller-Cascode Compensation for Fast Settling in Two-Stage Operational Amplifiers

被引:8
|
作者
Ju, Hyungyu [1 ]
Lee, Minjae [1 ]
机构
[1] Gwangju Inst Sci & Technol, Sch Elect Engn & Comp Sci, Gwangju 61005, South Korea
基金
新加坡国家研究基金会;
关键词
Closed; loop system; compensation; pole; settling ime; two-stage operational amplifier (op-amp); zero; PIPELINE ADC;
D O I
10.1109/TVLSI.2020.2986508
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A hybrid Miller-Cascode compensation (HMCC) scheme incorporating Miller compensation (MC) and cascode compensation on a nonsignal path (CCNSP) in the two-stage amplifiers is presented. The proposed HMCC resolves issues in other compensations such as CCNSP, cascode compensation on a signal path (CCSP), and hybrid cascode compensation (HCC) such that the gain peaking near unity gain frequency (UGF) in the open-loop transfer function is alleviated, which results in faster settling. To understand and validate the merit of the proposed HMCC, the locations of poles and a zero are analyzed through the small-signal model and compared with other compensations in terms of settling speed. Moreover, to verify the effect of gain peaking on settling speed, two pipeline ADCs employing HMCC and CCNSP are fabricated in a 0.11-mu m CMOS process. In measurement, the ADCs with HMCC achieve higher spurious-free dynamic range (SFDR) at the sampling frequencies above 20 MHz than the ADCs with CCNSP, which demonstrates that the proposed HMCC achieves faster settling than CCNSP due to gain peaking suppression.
引用
收藏
页码:1770 / 1781
页数:12
相关论文
共 50 条
  • [41] SETTLING TIME OF OPERATIONAL-AMPLIFIERS WITH FEEDFORWARD COMPENSATION
    TELKES, B
    PERIODICA POLYTECHNICA-ELECTRICAL ENGINEERING, 1975, 19 (04): : 329 - 348
  • [42] An offset cancellation technique for two-stage CMOS operational amplifiers
    Lu, Chih-Wen
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2007, : 154 - +
  • [43] An accurate design approach for two-stage CMOS operational amplifiers
    Guo, Yushun
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 563 - 566
  • [44] Design of Two-Stage MOSFET-Only Operational Amplifiers
    Aminzadeh, Hamed
    Danaie, Mohammad
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 35 - 38
  • [45] Split-Output Miller-Compensated Two-Stage Amplifiers
    Tan, Min
    Ki, Wing-Hung
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [46] Hybrid Cascode Compensation With Hybrid Q-Factor Control for Three-Stage Unconditionally Stable Amplifiers
    Aminzadeh, Hamed
    Valinezhad, Mohammad Mehdi
    Grasso, Alfio Dario
    IEEE ACCESS, 2024, 12 : 128061 - 128070
  • [47] Design Procedure for Two-Stage CMOS Transconductance Operational Amplifiers: A Tutorial
    G. Palmisano
    G. Palumbo
    S. Pennisi
    Analog Integrated Circuits and Signal Processing, 2001, 27 (3) : 179 - 189
  • [48] Design procedure for two-stage CMOS transconductance operational amplifiers: A tutorial
    Palmisano, G
    Palumbo, G
    Pennisi, S
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 27 (03) : 179 - 189
  • [49] Operational Transconductance Amplifier Based Two-Stage Differential Charge Amplifiers
    Bhoyar, Dinesh B.
    Masram, Bharati Y.
    INFORMATION AND COMMUNICATION TECHNOLOGIES, 2010, 101 : 267 - 273
  • [50] A New Architecture For Two-Stage OTA with No-Miller Capacitor Compensation
    Moallemi, Soroush
    Jannesari, Abumoslem
    2012 IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCAS), 2012, : 180 - 183