A Hybrid Miller-Cascode Compensation for Fast Settling in Two-Stage Operational Amplifiers

被引:8
|
作者
Ju, Hyungyu [1 ]
Lee, Minjae [1 ]
机构
[1] Gwangju Inst Sci & Technol, Sch Elect Engn & Comp Sci, Gwangju 61005, South Korea
基金
新加坡国家研究基金会;
关键词
Closed; loop system; compensation; pole; settling ime; two-stage operational amplifier (op-amp); zero; PIPELINE ADC;
D O I
10.1109/TVLSI.2020.2986508
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A hybrid Miller-Cascode compensation (HMCC) scheme incorporating Miller compensation (MC) and cascode compensation on a nonsignal path (CCNSP) in the two-stage amplifiers is presented. The proposed HMCC resolves issues in other compensations such as CCNSP, cascode compensation on a signal path (CCSP), and hybrid cascode compensation (HCC) such that the gain peaking near unity gain frequency (UGF) in the open-loop transfer function is alleviated, which results in faster settling. To understand and validate the merit of the proposed HMCC, the locations of poles and a zero are analyzed through the small-signal model and compared with other compensations in terms of settling speed. Moreover, to verify the effect of gain peaking on settling speed, two pipeline ADCs employing HMCC and CCNSP are fabricated in a 0.11-mu m CMOS process. In measurement, the ADCs with HMCC achieve higher spurious-free dynamic range (SFDR) at the sampling frequencies above 20 MHz than the ADCs with CCNSP, which demonstrates that the proposed HMCC achieves faster settling than CCNSP due to gain peaking suppression.
引用
收藏
页码:1770 / 1781
页数:12
相关论文
共 50 条
  • [21] Design of two-stage Miller-compensated amplifiers based on an optimized settling model
    Aminzadeh, Hamed
    Danaie, Mohammad
    Lotfi, Reza
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 171 - +
  • [22] Current-Mirror Miller Compensation: An Improved Frequency Compensation Technique for Two-Stage Amplifiers
    Tan, Min
    Ki, Wing-Hung
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [23] Large-Signal Settling Optimization of SC Circuits Using Two-Stage Amplifiers with Current-Buffer Miller Compensation
    Amoroso, F. A.
    Pugliese, A.
    Cappuccino, G.
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 328 - 331
  • [24] Current-Mirror Miller Compensation: An Improved Frequency Compensation Technique for Two-Stage Amplifiers
    Tan, Min
    Ki, Wing-Hung
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [26] Design of high-speed two-stage cascode-compensated operational amplifiers based on settling time and open-loop parameters
    Aminzadeh, Hamed
    Danaie, Mohammad
    Lotfi, Reza
    INTEGRATION-THE VLSI JOURNAL, 2008, 41 (02) : 183 - 192
  • [27] High Gain and High CMRR Two-Stage Folded Cascode OTA with Nested Miller Compensation
    Akbari, Meysam
    Hashemipour, Omid
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (04)
  • [28] Systematic and optimal design of CMOS two-stage opamps with hybrid cascode compensation
    Yavari, Mohammad
    Shoaei, Omid
    Rodriguez-Vazquez, Angel
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 142 - +
  • [29] A Compensation Strategy for Two-Stage Operational Transconductance Amplifiers Based on Zero Splitting
    Ardakani, Hasan Afkhami
    Dehghani, Rasoul
    Asgari, Vahid
    2014 22nd Iranian Conference on Electrical Engineering (ICEE), 2014, : 491 - 495
  • [30] Enhanced Voltage Buffer Compensation Technique for Two-Stage CMOS Operational Amplifiers
    Zurla, Riccardo
    Cabrini, Alessandro
    Pasotti, Marco
    Torelli, Guido
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 121 - 124