Electromigration Modeling and Full-chip Reliability Analysis for BEOL Interconnect in TSV-based 3D ICs

被引:0
|
作者
Pathak, Mohit [1 ]
Pak, Jiwoo [2 ]
Pan, David Z. [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Dept ECE, Atlanta, GA 30332 USA
[2] Univ Texas Austin, Dept ECE, Austin, TX 78712 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electromigration (EM) is a critical problem for interconnect reliability of modern integrated circuits (ICs), especially as the feature size becomes smaller. In three-dimensional (3D) IC technology, the EM problem becomes more severe due to drastic dimension mismatches between metal wires, through silicon vias (TSVs), and landing pads. Meanwhile, the thermo-mechanical stress due to the TSV can also cause reduction in the failure time of wires. However, there is very little study on EM issues that consider TSVs in 3D ICs. In this paper, we show the impact of TSV stress on EM failure time of metal wires in 3D ICs. We model the impact of TSV on stress variation in wires. We then perform detailed modeling of the impact of stress on EM failure time of metal wires. Based on our analysis, we build a detailed library to predict the failure time of a given wire based on current density, temperature and stress. We then propose a method to perform fast full-chip simulation, to determine the various EM related hot-spots in the design. We also propose a simple routing-blockage scheme to reduce the EM related failures near the TSVs, and see its impact on various metrics.
引用
收藏
页码:555 / 562
页数:8
相关论文
共 50 条
  • [41] Interconnect and circuit modeling techniques for full-chip power supply noise analysis
    Chen, HH
    Neely, JS
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (03): : 209 - 215
  • [42] Evaluation and Optimization of Thermo-Mechanical Reliability of a TSV-based 3D MEMS
    Zeng, Qinghua
    Guan, Yong
    Chen, Jing
    Meng, Wei
    Jin, Yufeng
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1797 - 1802
  • [43] Co-optimization of fault tolerance, wirelength and temperature mitigation in TSV-based 3D ICs
    Zhao, Yi
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    Zhao, Zhiwen
    2016 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2016,
  • [44] Distributed Multi TSV 3D Clock Distribution Network in TSV-based 3D IC
    Kim, Dayoung
    Kim, Joohee
    Cho, Jonghyun
    Pak, Jun So
    Kim, Joungho
    Lee, Hyungdong
    Lee, Junho
    Park, Kunwoo
    2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 87 - 90
  • [45] A full-chip 3D computational lithography framework
    Liu, Peng
    Zhang, Zhengfan
    Lan, Song
    Zhao, Qian
    Feng, Mu
    Liu, Hua-yu
    Vellanki, Venu
    Lu, Yen-wen
    OPTICAL MICROLITHOGRAPHY XXV, PTS 1AND 2, 2012, 8326
  • [46] Recovery-aware Proactive TSV Repair for Electromigration in 3D ICs
    Wang, Shengcheng
    Zhao, Hongyang
    Tan, Sheldon X. -D.
    Tahoori, Mehdi B.
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 220 - 225
  • [47] Full-Chip Electro-Thermal Coupling Extraction and Analysis for Face-to-Face Bonded 3D ICs
    Zhu, Lingjun
    Chang, Kyungwook
    Petranovic, Dusan
    Sinha, Saurabh
    Yu, Yun Seop
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2020 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'20), 2020, : 39 - 46
  • [48] Frequency-Dependent Characteristics and Parametric Modeling of the Silicon Substrate in TSV-Based 3-D ICs
    Zhao, Yingbo
    Fan, Qingyang
    IEEE ACCESS, 2022, 10 : 134349 - 134355
  • [49] Modeling and analysis of vertical noise coupling in TSV-based 3D mixed-signal integration
    Wang, Shiwei
    Ding, Yingtao
    Chen, Zhiming
    He, Huanyu
    Lu, Jian-Qiang
    MICROELECTRONIC ENGINEERING, 2016, 156 : 6 - 14
  • [50] Analytical Fault Tolerance Assessment and Metrics for TSV-Based 3D Network-on-Chip
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Bagherzadeh, Nader
    Khayambashi, Misagh
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (12) : 3591 - 3604