Electromigration Modeling and Full-chip Reliability Analysis for BEOL Interconnect in TSV-based 3D ICs

被引:0
|
作者
Pathak, Mohit [1 ]
Pak, Jiwoo [2 ]
Pan, David Z. [2 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Dept ECE, Atlanta, GA 30332 USA
[2] Univ Texas Austin, Dept ECE, Austin, TX 78712 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electromigration (EM) is a critical problem for interconnect reliability of modern integrated circuits (ICs), especially as the feature size becomes smaller. In three-dimensional (3D) IC technology, the EM problem becomes more severe due to drastic dimension mismatches between metal wires, through silicon vias (TSVs), and landing pads. Meanwhile, the thermo-mechanical stress due to the TSV can also cause reduction in the failure time of wires. However, there is very little study on EM issues that consider TSVs in 3D ICs. In this paper, we show the impact of TSV stress on EM failure time of metal wires in 3D ICs. We model the impact of TSV on stress variation in wires. We then perform detailed modeling of the impact of stress on EM failure time of metal wires. Based on our analysis, we build a detailed library to predict the failure time of a given wire based on current density, temperature and stress. We then propose a method to perform fast full-chip simulation, to determine the various EM related hot-spots in the design. We also propose a simple routing-blockage scheme to reduce the EM related failures near the TSVs, and see its impact on various metrics.
引用
收藏
页码:555 / 562
页数:8
相关论文
共 50 条
  • [21] 3D global interconnect parameter extractor for full-chip global critical path analysis
    Oh, SY
    Okasaki, K
    Moll, J
    Nakagawa, OS
    Chang, N
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1997, : 46 - 49
  • [22] Multiscale 3D Thermal Analysis of Analog ICs: from Full-Chip to Device Level
    Turowski, Marek
    Dooley, Steven
    Raman, Ashok
    Casto, Matthew
    14TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATION OF ICS AND SYSTEMS, 2008, : 64 - +
  • [23] TSV Stress-Aware Full-Chip Mechanical Reliability Analysis and Optimization for 3-D IC
    Jung, Moongon
    Mitra, Joydeep
    Pan, David Z.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (08) : 1194 - 1207
  • [24] TSV Stress-Aware, Full-Chip Mechanical Reliability Analysis and Optimization for 3-D IC
    Jung, Moongon
    Mitra, Joydeep
    Pan, David
    Lim, Sung Kyu
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 188 - 193
  • [25] Full-Chip Signal Integrity Analysis and Optimization of 3-D ICs
    Song, Taigon
    Liu, Chang
    Peng, Yarui
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (05) : 1636 - 1648
  • [26] TSV Power Supply Array Electromigration Lifetime Analysis in 3D ICs
    Zou, Qiaosha
    Zhang, Tao
    Xu, Cong
    Xie, Yuan
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 239 - 240
  • [27] Robust TSV-based 3D NoC Design to Counteract Electromigration and Crosstalk Noise
    Das, Sourav
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    Chakrabarty, Krishnendu
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1366 - 1371
  • [28] Power Integrity Modeling, Measurement and Analysis of Seven-Chip Stack for TSV-based 3D IC Integration
    Lee, Hui Min
    Liu, En-Xiao
    Samudra, G. S.
    Li, Er-Ping
    2015 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2015, : 689 - 692
  • [29] Effect of Intermetallic Formation on Electromigration Reliability of TSV-Microbump Joints in 3D Interconnect
    Wang, Yiwei
    Chae, Seung-Hyun
    Dunne, Rajiv
    Takahashi, Yoshimi
    Mawatari, Kazuaki
    Steinmann, Philipp
    Bonifield, Tom
    Jiang, Tengfei
    Im, Jay
    Ho, Paul S.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 319 - 325
  • [30] TSV-Based 3-D ICs: Design Methods and Tools
    Lu, Tiantao
    Serafy, Caleb
    Yang, Zhiyuan
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    Srivastava, Ankur
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (10) : 1593 - 1619