Design of high-performance power-aware asynchronous pipelined circuits in MOS current-mode logic

被引:0
|
作者
Kwan, TW [1 ]
Shams, M [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
来源
11TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper introduces the implementation of multi-GHz power-aware asynchronous pipelined circuits in MOS Current-Mode Logic (MCML). The C-element and double-edge-triggered flip-flop are implemented in MCML and used in the so-called micropipeline circuits. An input data detector is proposed to place the inactive combinational logic to sleep mode in the asynchronous MCML pipelined circuit. The effects of different layout techniques on the performance and power dissipation of an MCML FIFO are also investigated. Based on post-layout simulation results in a standard 0.18 mu m CMOS technology, an asynchronous MCML four-stage FIFO demonstrates a throughput of 4 GHz while dissipating 3.7 mW. The MCML C-element dissipates up to four times less power compared to its conventional static CMOS counterpart at the same throughput of 1.9 GHz. The asynchronous MCML pipelined four-bit carry-look ahead adder with the power-saving mechanism reduces the power dissipation by 32% compared to the one without the power-saving mechanism at the same throughput. The power overhead of the input data detector is only 0.23 mW. The input data detector shuts off the stage power in 2 ns and restores the stage in 150 ps after the presence of the new input.
引用
收藏
页码:23 / 32
页数:10
相关论文
共 50 条
  • [41] Dynamic current mode logic (DyCML): A new low-power high-performance logic style
    Allam, MW
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) : 550 - 558
  • [42] Dynamic current mode logic (DyCML), a new low-power high-performance logic family
    Allam, MW
    Elmasry, MI
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 421 - 424
  • [43] Branch predictor prediction: A power-aware branch predictor for high-performance processors
    Baniasadi, A
    Moshovos, A
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 458 - 461
  • [44] Clock-pulse control MOS current mode logic (CPC-MCML): A new low-power high-performance logic style
    Salama, A.E.
    Al-Ali, O.F.
    Journal of Engineering and Applied Science, 2005, 52 (02): : 343 - 353
  • [45] Low-voltage high-performance voltage-mode and current-mode WTA circuits based on flipped voltage followers
    Ramírez-Angulo, J
    Ducoudray-Acevedo, G
    Carvajal, RG
    López-Martín, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (07) : 420 - 423
  • [46] Power-aware register renaming in high-performance processors using compiler support
    Ayala, JL
    López-Vallejo, M
    Veidenbaum, A
    INNOVATIVE ARCHITECTURE FOR FUTURE GENERATION HIGH-PERFORMANCE PROCESSORS AND SYSTEMS, PROCEEDINGS, 2004, : 20 - 27
  • [47] A Current-Mode Logic for Low-Voltage, High-Speed Mixed-Mode VLSI Circuits
    İ. Ens Ungan
    Murat As¸kar
    Analog Integrated Circuits and Signal Processing, 1999, 21 : 263 - 270
  • [48] Current-mode logic for low-voltage, high-speed mixed-mode VLSI circuits
    VLSI Des. Ctr. of TÜBTAK BLTEN, 06531 Odtü Ankara, Turkey
    Analog Integr Circuits Signal Process, 3 (263-270):
  • [49] A current-mode logic for low-voltage, high-speed mixed-mode VLSI circuits
    Ungan, IE
    Askar, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 21 (03) : 263 - 270
  • [50] A novel dynamic programming circuit with high-performance CMOS current-mode
    Zhuang, Y., 1600, Xi'an Jiaotong University (46):