Design of high-performance power-aware asynchronous pipelined circuits in MOS current-mode logic

被引:0
|
作者
Kwan, TW [1 ]
Shams, M [1 ]
机构
[1] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
来源
11TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper introduces the implementation of multi-GHz power-aware asynchronous pipelined circuits in MOS Current-Mode Logic (MCML). The C-element and double-edge-triggered flip-flop are implemented in MCML and used in the so-called micropipeline circuits. An input data detector is proposed to place the inactive combinational logic to sleep mode in the asynchronous MCML pipelined circuit. The effects of different layout techniques on the performance and power dissipation of an MCML FIFO are also investigated. Based on post-layout simulation results in a standard 0.18 mu m CMOS technology, an asynchronous MCML four-stage FIFO demonstrates a throughput of 4 GHz while dissipating 3.7 mW. The MCML C-element dissipates up to four times less power compared to its conventional static CMOS counterpart at the same throughput of 1.9 GHz. The asynchronous MCML pipelined four-bit carry-look ahead adder with the power-saving mechanism reduces the power dissipation by 32% compared to the one without the power-saving mechanism at the same throughput. The power overhead of the input data detector is only 0.23 mW. The input data detector shuts off the stage power in 2 ns and restores the stage in 150 ps after the presence of the new input.
引用
收藏
页码:23 / 32
页数:10
相关论文
共 50 条
  • [21] 64-bit high-performance power-aware conditional carry adder design
    Cheng, KH
    Cheng, SW
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (06) : 1322 - 1331
  • [22] Power-aware modulo scheduling for high-performance VLIW processors
    Yun, HS
    Kim, J
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 40 - 45
  • [23] A power-aware technique for functional units in high-performance processors
    Minana, Guadalupe
    Garnica, Oscar
    Hidalgo, Jose Ignacio
    Lanchares, Juan
    Colmenar, Jose Manuel
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 456 - +
  • [24] An Alternative Hybrid Power-Aware Adder for High-Performance Processors
    Hjakazemi, Mohammad Hossein
    Baniasadi, Amirali
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (01) : 38 - 44
  • [25] A low power design approach for MOS current mode logic
    Ismail, AH
    Elmasry, MI
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 143 - 146
  • [26] A Symmetric Mos Current-Mode Logic Universal Gate for High Speed Applications
    Abdulkarim, Osman Musa
    Shams, Maitham
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 212 - 215
  • [27] High-performance, power-aware distributed computing for scientific applications
    Cameron, KW
    Ge, R
    Feng, XZ
    COMPUTER, 2005, 38 (11) : 40 - +
  • [28] Power-aware branch predictor update for high-performance processors
    Baniasadi, A
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 420 - 429
  • [29] Phase-mode circuits for high-performance logic
    Onomi, T
    Mizugaki, Y
    Satoh, H
    Yamashita, T
    Nakajima, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (10) : 1608 - 1617
  • [30] Phase-mode circuits for high-performance logic
    Tohoku Univ, Sendai-shi, Japan
    IEICE Trans Electron, 10 (1608-1617):