Alternative direct digital frequency synthesizer architectures with reduced memory size

被引:0
|
作者
Soudris, D [1 ]
Kesoulis, M [1 ]
Koukourlis, C [1 ]
Thanailakis, A [1 ]
Blionas, S [1 ]
机构
[1] Democritus Univ Thrace, Dept Elect & Comp Engn, GR-67100 Xanthi, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The overall operation of a Direct Digital Frequency Synthesizer (DDFS) is based on a look up table method, which performs functional mapping from phase to sine amplitude. The spectral purity of the conventional DDFS is determined by the resolution of the values stored in the sine table ROM However, large ROM storage means higher power consumption, lower reliability, lower speed and increased costs. The novel design and implementation of a DDFS, with reduced memory size, is introduced. Using new technique, the resulting architecture can be realized by smaller number of gates (i.e. less hardware complexity) than existing ones. Describing the proposed architecture, with the hardware description language VHDL, we can generate plethora of alternative realizations in terms of the number of inputs and output bits, the memory size, the number of gates, the memory segmentation parameters, and the spectral purity. In other words, the designer can perform extensive architecture exploration to reach his/her optimal solution.
引用
收藏
页码:73 / 76
页数:4
相关论文
共 50 条
  • [41] A virtual orthogonal output direct digital frequency synthesizer design and implementation
    Wu, Chang
    Lan, Zhong-Wen
    Jia, Ke-lin
    Bi, Chuang
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 344 - 347
  • [42] Design of a direct digital frequency synthesizer based on least square approximation
    National 'ASIC System' Engineering and Technology Research Centre, Southeast University, Nanjing 210096, China
    Guti Dianzixue Yanjiu Yu Jinzhan, 2006, 4 (522-526):
  • [43] Design of Virtual Quadrature Direct Digital Frequency Synthesizer Using LabVIEW
    Zheng Feiyan
    Wu Chang
    Wang Haocai
    Lan Zhongwen
    PROCEEDINGS OF THE SECOND INTERNATIONAL SYMPOSIUM ON TEST AUTOMATION & INSTRUMENTATION, VOLS 1-2, 2008, : 301 - 306
  • [44] A novel method to calculate frequency control word of direct digital synthesizer
    Jian, Guo
    Jie, Zhu
    Jun, Liu
    Li, Zhou
    MANUFACTURING SYSTEMS AND INDUSTRY APPLICATIONS, 2011, 267 : 433 - 437
  • [45] DIRECT DIGITAL FREQUENCY SYNTHESIZER WITH CASCADED PHASE AND AMPLITUDE ERROR FEEDBACK
    Teodoru, Emil
    16TH INTERNATIONAL CONFERENCE THE KNOWLEDGE-BASED ORGANIZATION: APPLIED TECHNICAL SCIENCES AND ADVANCED MILITARY TECHNOLOGIES, CONFERENCE PROCEEDINGS 3, 2010, : 155 - 158
  • [46] A Systematic Frequency Planning Method in Direct Digital Synthesizer (DDS) Design
    Huang, Chao
    Ren, Li-xiang
    Mao, Er-ke
    He, Pei-kun
    2009 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2009), 2009, : 1375 - 1378
  • [47] Quadrature direct digital frequency synthesizer using an angle rotation algorithm
    Curticapean, F
    Palomäki, KI
    Nittylahti, J
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 81 - 84
  • [48] Superconducting direct digital synthesizer
    Spooner, A
    Lao, BN
    Rowe, D
    Harper, C
    Schwarzbek, S
    Durand, DJ
    Eaton, L
    Smith, AD
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1997, 7 (02) : 2270 - 2273
  • [49] Direct digital frequency synthesizer with multi-stage linear interpolation
    Hikawa, H
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 233 - 236
  • [50] Optimized Design of Direct Digital Frequency Synthesizer Based on Hermite Interpolation
    Zhou, Kunpeng
    Xu, Qiaoyu
    Zhang, Tianle
    SENSORS, 2024, 24 (19)