Alternative direct digital frequency synthesizer architectures with reduced memory size

被引:0
|
作者
Soudris, D [1 ]
Kesoulis, M [1 ]
Koukourlis, C [1 ]
Thanailakis, A [1 ]
Blionas, S [1 ]
机构
[1] Democritus Univ Thrace, Dept Elect & Comp Engn, GR-67100 Xanthi, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The overall operation of a Direct Digital Frequency Synthesizer (DDFS) is based on a look up table method, which performs functional mapping from phase to sine amplitude. The spectral purity of the conventional DDFS is determined by the resolution of the values stored in the sine table ROM However, large ROM storage means higher power consumption, lower reliability, lower speed and increased costs. The novel design and implementation of a DDFS, with reduced memory size, is introduced. Using new technique, the resulting architecture can be realized by smaller number of gates (i.e. less hardware complexity) than existing ones. Describing the proposed architecture, with the hardware description language VHDL, we can generate plethora of alternative realizations in terms of the number of inputs and output bits, the memory size, the number of gates, the memory segmentation parameters, and the spectral purity. In other words, the designer can perform extensive architecture exploration to reach his/her optimal solution.
引用
收藏
页码:73 / 76
页数:4
相关论文
共 50 条
  • [21] A Direct Digital Frequency Synthesizer Circuit Based on Dynamic Frequency Management
    Malahnejad, Meysam
    Raissi, Farshid
    Mirzakuchaki, Sattar
    INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS (ICSES '10): CONFERENCE PROCEEDINGS, 2010, : 225 - 228
  • [22] Quadrature direct digital frequency synthesizer with high compression ratio
    Zhao Zhanfeng
    Zhou Zhiquan
    Qiao Xiaolin
    2006 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 679 - +
  • [23] A Recursive Trigonometric Technique for Direct Digital Frequency Synthesizer Implementation
    Xing, Xing
    Melek, William
    Wang, Wilson
    ELECTRONICS, 2024, 13 (23):
  • [24] A new Direct Digital Frequency Synthesizer architecture for mobile transceivers
    Hegazi, EM
    Ragaie, HF
    Haddara, H
    Ghali, H
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : B647 - B650
  • [25] Direct digital frequency synthesizer architecture based on Chebyshev approximation
    Palomäki, KI
    Niittylahti, J
    CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 1639 - 1643
  • [26] A direct digital frequency synthesizer based on ROM free algorithm
    Yi, Shu-Chung
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2010, 64 (11) : 1068 - 1072
  • [27] Principles of Construction of Structural Units for Direct Digital Frequency Synthesizer
    Polikarovskih, O.
    Kovtun, L.
    Karpova, L.
    2018 14TH INTERNATIONAL CONFERENCE ON ADVANCED TRENDS IN RADIOELECTRONICS, TELECOMMUNICATIONS AND COMPUTER ENGINEERING (TCSET), 2018, : 1205 - 1208
  • [28] Arbitrary waveform generator based on direct digital frequency synthesizer
    Hu, Weibo
    Lee, Chung Len
    Wang, Xin'an
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 567 - +
  • [29] A Compact Direct Digital Frequency Synthesizer for System-on-chip
    Cao Xiaodong
    Ni Weining
    Yuan Ling
    Hao Zhikun
    Shi Yin
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1855 - 1858
  • [30] A New Method to Reduce the Size of Lut in Digital Frequency Synthesizer
    Cao Yinping
    Dou Yihua
    INDUSTRIAL INSTRUMENTATION AND CONTROL SYSTEMS, PTS 1-4, 2013, 241-244 : 618 - 622