Design of a Hybrid Multicore Platform for High Performance Reconfigurable Computing

被引:0
|
作者
Hussain, Waqar [1 ]
Hoffmann, Henry [2 ]
Ahonen, Tapani [1 ]
Nurmi, Jari [1 ]
机构
[1] Tampere Univ Technol, Dept Elect & Commun Engn, FI-33101 Tampere, Finland
[2] Univ Chicago, Dept Comp Sci, Chicago, IL 60637 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a loosely-coupled, hybrid architecture of homogeneous and heterogeneous cores integrated together over a Network-on-Chip (NoC). The architecture efficiently utilizes the NoC bandwidth by keeping a balance between the instantiated number of computational and communication nodes. Furthermore, the architecture also provides a mixed flavor of homogeneous general-purpose processing and heterogeneous reconfigurable computing. Prior approaches have mostly considered homogeneous and heterogeneous platforms as two different design paradigms despite both show domain-specific performance advantages over each other. In this context, the proposed architecture is designed for nine NoC nodes, arranged in a topology of three rows and three columns. The middle row contains three homogeneous Reduced Instruction Set Computer (RISC) cores and rest of the nodes are integrated with Coarse-Grain Reconfigurable Arrays (CGRAs) of application-specific sizes. The overall architecture is template-based which can be crafted to application's performance requirements. The NoC allows loose coupling, so all the cores can mutually exchange the data as well as enable independent and simultaneous execution. Contrarily, the user can program the middle layer of RISC cores for specific data/control dependencies among all the cores. The system mitigates power dissipation as the CGRAs are custom tailored for heterogeneous computing. The platform is evaluated for a proof-of-concept test comprising of massively-parallel signal processing algorithms. Synthesis results from a Field Programmable Gate Array device are used to establish comparisons and evaluation against some of the existing state-of-the-art multicore platforms in terms of multiple performance metrics.
引用
收藏
页数:8
相关论文
共 50 条
  • [42] High performance topology optimization computing platform
    Sotiropoulos, Stefanos
    Kazakis, Georgios
    Lagaros, Nikos D.
    1ST INTERNATIONAL CONFERENCE ON OPTIMIZATION-DRIVEN ARCHITECTURAL DESIGN (OPTARCH 2019), 2020, 44 : 441 - 448
  • [43] High-Performance Energy-Efficient Multicore Embedded Computing
    Munir, Arslan
    Ranka, Sanjay
    Gordon-Ross, Ann
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2012, 23 (04) : 684 - 700
  • [44] A Multicore Architecture for High-Performance Scientific Computing using FPGAs
    Cobos Carrascosa, J. P.
    Aparicio del Moral, B.
    Ramos, J. L.
    Lopez Jimenez, A. C.
    del Toro Iniesta, J. C.
    2014 IEEE 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SOCS (MCSOC), 2014, : 223 - 228
  • [45] Parallel application performance on shared high performance reconfigurable computing resources
    Smith, MC
    Peterson, GD
    PERFORMANCE EVALUATION, 2005, 60 (1-4) : 107 - 125
  • [46] Performance analysis challenges and framework for high-performance reconfigurable computing
    Koehler, Seth
    Curreri, John
    George, Alan D.
    PARALLEL COMPUTING, 2008, 34 (4-5) : 217 - 230
  • [47] Design and characterization of a sealed hybrid-cooled high performance computing server
    Lebon, M.
    Battaglioli, S.
    Jenkins, R.
    Parry, I.
    Robinson, A. J.
    2022 28TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC 2022), 2022,
  • [48] Performance Analysis with High-Level Languages for High-Performance Reconfigurable Computing
    Curreri, John
    Koehler, Seth
    Holland, Brian
    George, Alan D.
    PROCEEDINGS OF THE SIXTEENTH IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2008, : 23 - 30
  • [49] The design and application of a high-end reconfigurable computing system
    Chang, C
    Wawrzynek, J
    Droz, PY
    Brodersen, RW
    ERSA'05: Proceedings of the 2005 International Conference on Engineering of Reconfigurable Systems and Algorithms, 2005, : 129 - 136
  • [50] Design Space Exploration of a Reconfigurable Accelerator in a Heterogeneous Multicore
    Silva Jr, Francisco Carlos
    Patrocinio, Joao P. dos S.
    Silva, Ivan Saraiva
    Jacobi, Ricardo Pezzuol
    33RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2020), 2020,