Viterbi-Based Efficient Test Data Compression

被引:12
|
作者
Lee, Dongsoo [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
Logic test; low-power test; on-chip decompressor; scalability; test data compression; VOLUME; POWER;
D O I
10.1109/TCAD.2011.2172609
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a Viterbi-based test compression algorithm/architecture that provides high encoding efficiency and scalability with respect to the number of test channels. The proposed scheme finds a set of compressed test vectors using the Viterbi algorithm instead of solving linear equations. By assigning a cost function to the branch metric of the Viterbi algorithm, an optimal compressed vector is selected among the possible solution set. This feature enables high flexibility to combine various test requirements such as low-power compression and/or improving capability to repeat test patterns. The proposed on-chip decompressor follows the structure of Viterbi encoders which require only one input channel. Experimental results on test volume show improvement on all ISCAS89 benchmark circuits (19.32% reduction on the average) compared to previous test data compression architectures. The proposed scheme also yields efficient power-dissipation/volume tradeoff.
引用
收藏
页码:610 / 619
页数:10
相关论文
共 50 条
  • [41] Multi-Floor Indoor Pedestrian Dead Reckoning with a Backtracking Particle Filter and Viterbi-Based Floor Number Detection
    De Cock, Cedric
    Joseph, Wout
    Martens, Luc
    Trogh, Jens
    Plets, David
    SENSORS, 2021, 21 (13)
  • [42] Novel extended Viterbi-based multiple-model algorithms for state estimation of discrete-time systems with Markov jump parameters
    Ho, TJ
    Chen, BS
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2006, 54 (02) : 393 - 404
  • [43] Binary Difference Based Test Data Compression for NoC Based SoCs
    Chaki, Sanga
    Giri, Chandan
    Rahaman, Hafizur
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 114 - 119
  • [44] FCSCAN: An efficient multiscan-based test compression technique for test cost reduction
    Shi, Youhua
    Togawa, Nozomu
    Kimura, Shinji
    Yanagisawa, Masao
    Ohtsuki, Tatsuo
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 653 - 658
  • [45] Unified SOC test approach based on test data compression and TAM design
    Iyengar, V
    Chandra, A
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (01): : 82 - 88
  • [46] A unified SOC test approach based on test data compression and TAM design
    Iyengar, V
    Chandra, A
    18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, : 511 - 518
  • [47] A Power Efficient Test Data Compression Method on Count Compatible PRL Coding
    Yuan, Haiying
    Mei, Jiaping
    Sun, Xun
    Cheng, K. T.
    Guo, Kun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (06)
  • [48] An Efficient Compression Algorithm and a Novel File Format for Satellite Vibration Test Data
    Nagendra, B. R.
    Misra, N. K.
    Khan, A. M.
    2013 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC), 2013,
  • [49] Low power deterministic test scheme based on viterbi
    Chen, Tian
    Yi, Xin
    Zheng, Liuyang
    Wang, Wei
    Liang, Huaguo
    Ren, Fuji
    Liu, Jun
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2016, 28 (05): : 821 - 829
  • [50] List viterbi decoding of convolutional codes for efficient data hiding
    Thomos, N
    Boulgottris, NV
    Simitopoulos, D
    Strintzis, MG
    2002 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL III, PROCEEDINGS, 2002, : 461 - 464