Viterbi-Based Efficient Test Data Compression

被引:12
|
作者
Lee, Dongsoo [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
Logic test; low-power test; on-chip decompressor; scalability; test data compression; VOLUME; POWER;
D O I
10.1109/TCAD.2011.2172609
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a Viterbi-based test compression algorithm/architecture that provides high encoding efficiency and scalability with respect to the number of test channels. The proposed scheme finds a set of compressed test vectors using the Viterbi algorithm instead of solving linear equations. By assigning a cost function to the branch metric of the Viterbi algorithm, an optimal compressed vector is selected among the possible solution set. This feature enables high flexibility to combine various test requirements such as low-power compression and/or improving capability to repeat test patterns. The proposed on-chip decompressor follows the structure of Viterbi encoders which require only one input channel. Experimental results on test volume show improvement on all ISCAS89 benchmark circuits (19.32% reduction on the average) compared to previous test data compression architectures. The proposed scheme also yields efficient power-dissipation/volume tradeoff.
引用
收藏
页码:610 / 619
页数:10
相关论文
共 50 条
  • [21] An Efficient Block Entropy Based Compression Scheme for Systems-on-a-Chip Test Data
    Saif Zahir
    Arber Borici
    Journal of Signal Processing Systems, 2012, 69 : 133 - 142
  • [22] Adaptive Viterbi-Based Range-Instantaneous Doppler Algorithm for ISAR Imaging of Ship Target at Sea
    Li, Yang
    Liu, Kuisheng
    Tao, Ran
    Bai, Xia
    IEEE JOURNAL OF OCEANIC ENGINEERING, 2015, 40 (02) : 417 - 425
  • [23] Interleaving of delay fault test data for efficient test compression with statistical coding
    Namba, Kazuteru
    Ito, Hideo
    PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 389 - +
  • [24] Efficient Test Data Compression Achieved by Reduced Control Code
    Sarayanan, S.
    Sai, R. Vijay
    Balasubramaniyan, A.
    Silambamuthan, R.
    Babu, G. Dinesh
    Deepa, E.
    INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 680 - 684
  • [25] Test data compression based on output dependence
    Pomeranz, I
    Reddy, SM
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 1186 - 1187
  • [26] Test data compression based on geometric shapes
    El-Maleh, Aiman
    al Zahir, Saif
    Khan, Esam
    COMPUTERS & ELECTRICAL ENGINEERING, 2011, 37 (03) : 376 - 391
  • [27] Analysis of Test Application Time for Test Data Compression Methods Based on Compression Codes
    Anshuman Chandra
    Krishnendu Chakrabarty
    Journal of Electronic Testing, 2004, 20 : 199 - 212
  • [28] Analysis of test application time for test data compression methods based on compression codes
    Chandra, A
    Chakrabarty, K
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (02): : 199 - 212
  • [29] Efficient test compression technique based on block merging
    El-Maleh, A. H.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (05): : 327 - 335
  • [30] A Twin Symbol Encoding Technique Based on Run-Length for Efficient Test Data Compression
    Park, Jaeseok
    Kang, Sungho
    ETRI JOURNAL, 2011, 33 (01) : 140 - 143