VLSI design of a high-speed and area-efficient JPEG2000 encoder

被引:30
|
作者
Mei, Kuizhi [1 ]
Zheng, Nanning
Huang, Chang
Liu, Yuehu
Zeng, Qiang
机构
[1] Xi An Jiao Tong Univ, Inst Artificial Intelligence & Robot, Xian 710049, Peoples R China
[2] Viatech Corp, Shanghai 201203, Peoples R China
基金
中国国家自然科学基金;
关键词
arithmetic encoder; bit plane encoder (BPE); discrete wavelet transform (DWT); field programmable gate array (FPGA); JPEG2000; encoder; Tier2; VLSI;
D O I
10.1109/TCSVT.2007.903555
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-speed VLSI design of an area-efficient JPEG2000 encoder is given. Recursive multilevel 2-D discrete wavelet transform (DWT) architecture with dual buffers is proposed to reduce the wavelet coefficients memory to 1/4 tile size, prerate allocation is used to reduce the compressed code memory to 3/4 tile size. A highly pipelined and parallelism implementation of line-based I-level DWT is proposed using two line-buffers in 513 wavelet type and its input speed is. up to 2 samples/cycle; code block based address mapping in access wavelet coefficients memory, concurrent state variables generation, and multiple parallel and pipeline coding methods are used in the bit plane encoder (BPE) which encodes on average at 40.5M samples/s at 100 MHz with no memory used; the conditional two-symbol pipeline arithmetic encoder (AE) encodes at 1.3 symbols/cycle. Parallel units in BPE and buffer control between BPE and AE are optimally implemented with low cost without performance loss. Byte representation of rate-distortion slope used reaches a near optimal implementation of post-coding rate distortion in Tier2 with low cost. The compressed file generated by the encoder is fully compatible with ISO/IEC FCD15444-1[1]. The encoder is verified on field-programmable gate array platform with a direct interface to digital video input with tile size 256 x 256 and code block size 32 x 16. The resulting input sampling rate is up to 58 M samples/s when Tierl operates at 100 MHz. Difference of the peak signal-to-noise ratio of images compressed by our encoder and JasPer [2] is less than 0.2 dB; when the compression ratio is greater than 1 bps. Equivalent NAND2 gates synthesized are 90.6 K and on-chip RAM size is 626.75 kb. Unlike other designs the proposed design of JPEG2000 encoder has high compression quality as well as high speed and area-efficiency.
引用
收藏
页码:1065 / 1078
页数:14
相关论文
共 50 条
  • [41] An ASIC implementation of JPEG2000 encoder
    Liu, LB
    Chen, N
    Zhang, C
    Meng, HY
    Zhang, L
    Wang, ZH
    Chen, HY
    CHINESE JOURNAL OF ELECTRONICS, 2005, 14 (04): : 603 - 608
  • [42] A VLSN architecture of JPEG2000 encoder
    Liu, LB
    Chen, N
    Meng, HY
    Zhang, L
    Wang, ZH
    Chen, HY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (11) : 2032 - 2040
  • [43] JPEG2000 encoder architecture design with fast EBCOT algorithm
    Tsai, TH
    Tsai, AT
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 279 - 282
  • [44] VLSI architecture of DWT for JPEG2000
    Liu, Lei-Bo
    Wang, Xue-Jin
    Meng, Hong-Ying
    Wang, Zhi-Hua
    Chen, Hong-Yi
    Xia, Yu-Wen
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2002, 30 (11): : 1609 - 1612
  • [45] Efficient data transfer techniques and VLSI architecture for DWT-Block coder integration of JPEG2000 encoder
    Gupta, Amit Kumar
    Nooshabadi, Saeid
    Taubman, David
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1365 - 1368
  • [46] An area-efficient VLSI architecture for AVS intra frame encoder
    Zhang, Ke
    Yu, Lu
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2007, PTS 1 AND 2, 2007, 6508
  • [47] High-Speed and Area-Efficient Modified Binary Divider
    A. Azhagu Jaisudhan Pazhani
    T. S. Arun Samuel
    Circuits, Systems, and Signal Processing, 2022, 41 : 3350 - 3371
  • [48] A New ISA for High-Speed and Area-Efficient ALPG
    Lee, Juyong
    Lee, Hayoung
    Lee, Sooryeong
    Kang, Sungho
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3358 - 3362
  • [49] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design
    Sworna, Zarrin Tasnim
    Ul Haque, Mubin
    Anisuzzaman, D. M.
    2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
  • [50] High-Speed and Area-Efficient Modified Binary Divider
    Pazhani, A. Azhagu Jaisudhan
    Samuel, T. S. Arun
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (06) : 3350 - 3371