VLSI design of a high-speed and area-efficient JPEG2000 encoder

被引:30
|
作者
Mei, Kuizhi [1 ]
Zheng, Nanning
Huang, Chang
Liu, Yuehu
Zeng, Qiang
机构
[1] Xi An Jiao Tong Univ, Inst Artificial Intelligence & Robot, Xian 710049, Peoples R China
[2] Viatech Corp, Shanghai 201203, Peoples R China
基金
中国国家自然科学基金;
关键词
arithmetic encoder; bit plane encoder (BPE); discrete wavelet transform (DWT); field programmable gate array (FPGA); JPEG2000; encoder; Tier2; VLSI;
D O I
10.1109/TCSVT.2007.903555
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-speed VLSI design of an area-efficient JPEG2000 encoder is given. Recursive multilevel 2-D discrete wavelet transform (DWT) architecture with dual buffers is proposed to reduce the wavelet coefficients memory to 1/4 tile size, prerate allocation is used to reduce the compressed code memory to 3/4 tile size. A highly pipelined and parallelism implementation of line-based I-level DWT is proposed using two line-buffers in 513 wavelet type and its input speed is. up to 2 samples/cycle; code block based address mapping in access wavelet coefficients memory, concurrent state variables generation, and multiple parallel and pipeline coding methods are used in the bit plane encoder (BPE) which encodes on average at 40.5M samples/s at 100 MHz with no memory used; the conditional two-symbol pipeline arithmetic encoder (AE) encodes at 1.3 symbols/cycle. Parallel units in BPE and buffer control between BPE and AE are optimally implemented with low cost without performance loss. Byte representation of rate-distortion slope used reaches a near optimal implementation of post-coding rate distortion in Tier2 with low cost. The compressed file generated by the encoder is fully compatible with ISO/IEC FCD15444-1[1]. The encoder is verified on field-programmable gate array platform with a direct interface to digital video input with tile size 256 x 256 and code block size 32 x 16. The resulting input sampling rate is up to 58 M samples/s when Tierl operates at 100 MHz. Difference of the peak signal-to-noise ratio of images compressed by our encoder and JasPer [2] is less than 0.2 dB; when the compression ratio is greater than 1 bps. Equivalent NAND2 gates synthesized are 90.6 K and on-chip RAM size is 626.75 kb. Unlike other designs the proposed design of JPEG2000 encoder has high compression quality as well as high speed and area-efficiency.
引用
收藏
页码:1065 / 1078
页数:14
相关论文
共 50 条
  • [21] Statistically optimized VLSI architecture for buffer for EBCOT in JPEG2000 encoder
    Gupta, AK
    Nooshabadi, S
    Montiel-Nelson, J
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 185 - 192
  • [22] An efficient JPEG2000 encoder implemented on a platform FPGA
    Schumacher, P
    Paluszkiewicz, M
    Ballantyne, R
    Turney, R
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXVI, 2003, 5203 : 306 - 313
  • [23] Area and Throughput Trade-offs in Design of Arithmetic Encoder for JPEG2000
    Li, Bao-Feng
    Dou, Yong
    Lei, Yuan-Wu
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 316 - +
  • [24] VLSI architectuire of EBCOT Tier-2 encoder for JPEG2000
    Liu, LB
    Chen, N
    Zhang, L
    Wang, ZH
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 223 - 226
  • [25] VLSI architecture of EBCOT Tier-2 encoder for JPEG2000
    Liu, L
    Wang, ZH
    Chen, N
    Zhang, L
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 225 - 228
  • [26] Low-power and high-speed VLSI architecture of 2-D DWT for JPEG2000
    Lan, XG
    Zheng, NN
    Liu, YH
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, PROCEEDINGS, 2004, : 110 - 113
  • [27] JPEG2000 High-Speed SNR Progressive Decoding Scheme
    Masuzaki, Takahiko
    Tsutsui, Hiroshi
    Vu, Quang Minh
    Onoye, Takao
    Nakamura, Yukihiro
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2009, 9 (01): : 62 - 68
  • [28] High speed memory efficient EBCOT architecture for JPEG2000
    Fang, HC
    Wang, TC
    Lian, CJ
    Chang, TH
    Chen, LG
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 736 - 739
  • [29] Design and Analysis of System on a Chip Encoder for JPEG2000
    Dyer, Mike
    Nooshabadi, Saeid
    Taubman, David
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (02) : 215 - 225
  • [30] Design & implementation of JPEG2000 encoder using VHDL
    Wagh, Kanchan H.
    Dakhole, Pravin K.
    Adhau, Vinod G.
    WORLD CONGRESS ON ENGINEERING 2008, VOLS I-II, 2008, : 670 - +