VLSI Implementation of Area-Efficient Parallelized Neural Network Accelerator Using Hashing Trick

被引:0
|
作者
Yoo, Tae Koan [1 ]
Park, Jong Kang [1 ]
Kim, Jong Tae [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon, South Korea
来源
2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC) | 2019年
关键词
quantization; hashing trick; neural network accelerator;
D O I
10.1109/isocc47750.2019.9027759
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, neural network accelerator has adopted model compression for embedded devices which have limited constraint such as area and power dissipation. However, area efficiency has not been seriously considered for those performances. Among model compression techniques, hashing trick requires the least weight data. Thus, using hashing trick, this paper proposes neural network accelerator whose performance is comparable to others, but its circuit complexity is reduced for an embedded device. With design exploration, we considered various design models, and determined target design and parallel factors for it. For 32nm cell library, our design operated at 200Mhz could be estimated in 32.06mm(2) chip area.
引用
收藏
页码:67 / 68
页数:2
相关论文
共 50 条
  • [31] RasP: An area-efficient, on-chip network
    Hollis, Simon
    Moore, Simon W.
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 63 - 69
  • [32] ON AREA-EFFICIENT DRAWINGS OF RECTANGULAR DUALS FOR VLSI FLOOR-PLAN
    TANI, K
    TSUKIYAMA, S
    SHINODA, S
    SHIRAKAWA, I
    MATHEMATICAL PROGRAMMING, 1991, 52 (01) : 29 - 43
  • [33] An area-efficient VLSI architecture for decoding of Reed-Solomon codes
    Hsu, JM
    Wang, CL
    1996 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, CONFERENCE PROCEEDINGS, VOLS 1-6, 1996, : 3291 - 3294
  • [34] Efficient VLSI implementation of modular neural network based hybrid median filter
    Nanduri, Sambamurthy
    Kamaraju, M.
    SOFT COMPUTING, 2023,
  • [35] High-throughput and area-efficient fully-pipelined hashing cores using BRAM in FPGA
    Li, Lin
    Lin, Shaoyu
    Shen, Shuli
    Wu, Kongcheng
    Li, Xiaochao
    Chen, Yihui
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 67 : 82 - 92
  • [36] Novel Structure for Area-Efficient Implementation of FIR Filters
    Lou, Xin
    Meher, Pramod Kumar
    Yu, Yajun
    Ye, Wenbin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (10) : 1212 - 1216
  • [37] Efficient VLSI implementation of modular neural network based hybrid median filter
    Nanduri, Sambamurthy
    Kamaraju, M.
    Soft Computing, 2023,
  • [38] An Area-Efficient Shuffling Scheme for AES Implementation on FPGA
    Wang, Yi
    Ha, Yajun
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2577 - 2580
  • [39] HECC Goes Embedded: An Area-Efficient Implementation of HECC
    Fan, Junfeng
    Batina, Lejla
    Verbauwhede, Ingrid
    SELECTED AREAS IN CRYPTOGRAPHY, 2009, 5381 : 387 - +
  • [40] An Area-Efficient Implementation of ΣΔ ADC Multistage Decimation Filter
    Deng, Chenxi
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,