VLSI Implementation of Area-Efficient Parallelized Neural Network Accelerator Using Hashing Trick

被引:0
|
作者
Yoo, Tae Koan [1 ]
Park, Jong Kang [1 ]
Kim, Jong Tae [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon, South Korea
来源
2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC) | 2019年
关键词
quantization; hashing trick; neural network accelerator;
D O I
10.1109/isocc47750.2019.9027759
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, neural network accelerator has adopted model compression for embedded devices which have limited constraint such as area and power dissipation. However, area efficiency has not been seriously considered for those performances. Among model compression techniques, hashing trick requires the least weight data. Thus, using hashing trick, this paper proposes neural network accelerator whose performance is comparable to others, but its circuit complexity is reduced for an embedded device. With design exploration, we considered various design models, and determined target design and parallel factors for it. For 32nm cell library, our design operated at 200Mhz could be estimated in 32.06mm(2) chip area.
引用
收藏
页码:67 / 68
页数:2
相关论文
共 50 条
  • [21] Ultra-low Power and Area-efficient Hardware Accelerator for Adaptive Neural Signal Compression
    Ma, Qier
    Guo, Liyuan
    Zeinolabedin, Seyed Mohammad Ali
    Mayr, Christian
    2021 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (IEEE BIOCAS 2021), 2021,
  • [22] An area-efficient VLSI architecture for AVS intra frame encoder
    Zhang, Ke
    Yu, Lu
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2007, PTS 1 AND 2, 2007, 6508
  • [23] AN AREA-EFFICIENT TOPOLOGY FOR VLSI IMPLEMENTATION OF VITERBI DECODERS AND OTHER SHUFFLE-EXCHANGE TYPE STRUCTURES
    SPARSO, J
    JORGENSEN, HN
    PAASKE, E
    PEDERSEN, S
    RUBNERPETERSEN, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) : 90 - 97
  • [24] Analog Dynamic Reconfiguration for Area-Efficient Implementation
    Kobayashi, Fuminori
    Higuchi, Shintaro
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [25] VLSI implementation of a neural network classifier
    Mandisodza, RLK
    Luke, DM
    Pochec, P
    1996 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING - CONFERENCE PROCEEDINGS, VOLS I AND II: THEME - GLIMPSE INTO THE 21ST CENTURY, 1996, : 178 - 181
  • [26] VLSI implementation of a functional neural network
    Panagiotopoulos, DA
    Singh, SK
    Newcomb, RW
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 701 - 704
  • [27] VLSI IMPLEMENTATION OF A NEURAL NETWORK MODEL
    GRAF, HP
    JACKEL, LD
    HUBBARD, WE
    COMPUTER, 1988, 21 (03) : 41 - 49
  • [28] An Area-Efficient Multiple-Valued Reconfigurable VLSI Architecture Using an X-Net
    Bai, Xu
    Kameyama, Michitaka
    2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 272 - 277
  • [29] A VLSI design of a pipelining and area-efficient Reed-solomon decoder
    Wang, Wei-min
    Bi, Du-yan
    Du, Xing-min
    Ma, Lin-hua
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (08) : 1301 - 1303
  • [30] Area-efficient VLSI design of Reed-Solomon decoder for HDTV
    Information Engineering School, Beijing University of Science and Technology, Beijing 100083, China
    Jisuanji Gongcheng, 2006, 16 (11-13+28):