VLSI Implementation of Area-Efficient Parallelized Neural Network Accelerator Using Hashing Trick

被引:0
|
作者
Yoo, Tae Koan [1 ]
Park, Jong Kang [1 ]
Kim, Jong Tae [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon, South Korea
关键词
quantization; hashing trick; neural network accelerator;
D O I
10.1109/isocc47750.2019.9027759
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Recently, neural network accelerator has adopted model compression for embedded devices which have limited constraint such as area and power dissipation. However, area efficiency has not been seriously considered for those performances. Among model compression techniques, hashing trick requires the least weight data. Thus, using hashing trick, this paper proposes neural network accelerator whose performance is comparable to others, but its circuit complexity is reduced for an embedded device. With design exploration, we considered various design models, and determined target design and parallel factors for it. For 32nm cell library, our design operated at 200Mhz could be estimated in 32.06mm(2) chip area.
引用
收藏
页码:67 / 68
页数:2
相关论文
共 50 条
  • [1] VLSI implementation of area-efficient List Sphere Decoder
    Lee, Seungbeom
    Lee, Jin
    Park, Sin-Chong
    2006 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 1465 - +
  • [2] Vlsi implementation of an area-efficient architecture for the Viterbi algorithm
    Cabrera, C
    Boo, M
    Bruguera, JD
    1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 623 - 626
  • [3] VLSI implementation of area-efficient list sphere decoder
    Lee, Seungbeom
    Lee, Jin
    Seo, Sang-ho
    Park, Sin-Chong
    2006 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1 AND 2, 2006, : 557 - +
  • [4] Area-Efficient FPGA Implementation of Minimalistic Convolutional Neural Network Using Residue Number System
    Chervyakov, Nikolay I.
    Lyakhov, Pavel A.
    Valueva, Maria V.
    Valuev, Georgii V.
    Kaplun, Dmitrii I.
    Efimenko, George A.
    Gnezdilov, Denis V.
    PROCEEDINGS OF THE 2018 23RD CONFERENCE OF OPEN INNOVATIONS ASSOCIATION (FRUCT), 2018, : 112 - 118
  • [5] An Area-Efficient Implementation of Recurrent Neural Network Core for Unsupervised Anomaly Detection
    Sakuma, Takuya
    Matsutani, Hiroki
    2020 IEEE COOL CHIPS 23: IEEE SYMPOSIUM ON LOW-POWER AND HIGH-SPEED CHIPS AND SYSTEMS, 2020,
  • [6] AREA-EFFICIENT VLSI ARCHITECTURES FOR HUFFMAN CODING
    PARK, H
    PRASANNA, VK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (09): : 568 - 575
  • [7] Area-efficient VLSI layouts for binary hypercubes
    Patel, A
    Kusalik, A
    McCrosky, C
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (02) : 160 - 169
  • [8] An area-efficient VLSI implementation of CA-2D-VLC decoder for AVS
    Zhang, Ke
    Wu, Xiao-Yang
    Yu, Lu
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3151 - 3154
  • [9] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    Vijeyakumar, K. N.
    Sumathy, V.
    Elango, S.
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7795 - 7806
  • [10] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    K. N. Vijeyakumar
    V. Sumathy
    S. Elango
    Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806