GaAs VLSI implementation of a 2.5 Gb/s ATM label translator

被引:0
|
作者
Moussa, I
Lassen, PS
机构
关键词
gallium arsenide design technology; ATM switch;
D O I
10.1109/GAAS.1996.567649
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Routing tables for communication networks can be designed using several approaches, including table look-up, Content-Addressable Memory (CAM), hashing, and tries. This paper presents a GaAs VLSI implementation of an efficient table lookup algorithm for 2.5 Gb/s ATM switching systems. This algorithm presents some very promising features such as the number of Virtual Channels which can reach 30.000 possible connections. An extra header of three bytes is attached to the cell header which contains policing and priorities information for use inside the switch. Routing information is performed by using the Virtual Path Identifier (VPI) and the Virtual Channel Identifier (VCI) in the incoming cell to access the header translation table. The VLSI chip is fabricated using 0.6 mu m gate GaAs MESFETs, by VITESSE Semiconductor and it is housed in a 132 pin LDCC package. The Label Translator chip is expected to operate at 311 MHz with an associated power dissipation of 4W.
引用
收藏
页码:69 / 72
页数:4
相关论文
共 50 条
  • [1] A 2.5 Gb/s ATM switch chip set
    Plaza, P
    Merayo, LA
    Diaz, JC
    Conesa, JL
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (03) : 405 - 416
  • [2] A VLSI architecture for an 80 Gb/s ATM switch core
    Andersson, P
    Svensson, C
    EIGHTH ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1996 PROCEEDINGS, 1996, : 9 - 15
  • [3] GaAs ICs for 10 Gb/s ATM switching
    Nunez, A
    Sarmiento, R
    EsperChain, R
    Jakobsen, J
    MontielNelson, JA
    Lopez, J
    Armas, V
    Tobajas, F
    GAAS IC SYMPOSIUM - 19TH ANNUAL, TECHNICAL DIGEST 1997, 1997, : 101 - 104
  • [4] A 2.5 Gb/s ATM add-drop unit for B-ISDN based on a GaAs LSI
    Madsen, JK
    Lassen, PS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (10) : 1400 - 1405
  • [5] VLSI implementation of a multicast ATM switch
    Chang, RC
    Kuo, LC
    Hsieh, CY
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 129 - 132
  • [6] VLSI implementation of a multicast ATM switch
    Natl Chung-Hsing Univ, Taichung, Taiwan
    Proc IEEE Int Symp Circuits Syst, (I-129 - I-132):
  • [7] 2.5 GB/S LASER-DRIVER GAAS IC
    RIISHOJ, J
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 1993, 11 (07) : 1139 - 1146
  • [8] VLSI implementation of a fairness ATM buffer system
    Nielsen, JV
    Dittman, L
    Madsen, JK
    Lassen, PS
    1996 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS - CONVERGING TECHNOLOGIES FOR TOMORROW'S APPLICATIONS, VOLS. 1-3, 1996, : 681 - 686
  • [9] A CMOS IC for Gb/s Viterbi decoding: System design and VLSI implementation
    Dawid, H
    Fettweis, G
    Meyr, H
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (01) : 17 - 31
  • [10] CMOS IC for Gb/s Viterbi decoding: system design and VLSI implementation
    Aachen Univ of Technology , Aachen, Germany
    IEEE Trans Very Large Scale Integr VLSI Syst, 1 (17-31):