GaAs VLSI implementation of a 2.5 Gb/s ATM label translator

被引:0
|
作者
Moussa, I
Lassen, PS
机构
来源
GAAS IC SYMPOSIUM - 18TH ANNUAL, TECHNICAL DIGEST 1996 | 1996年
关键词
gallium arsenide design technology; ATM switch;
D O I
10.1109/GAAS.1996.567649
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Routing tables for communication networks can be designed using several approaches, including table look-up, Content-Addressable Memory (CAM), hashing, and tries. This paper presents a GaAs VLSI implementation of an efficient table lookup algorithm for 2.5 Gb/s ATM switching systems. This algorithm presents some very promising features such as the number of Virtual Channels which can reach 30.000 possible connections. An extra header of three bytes is attached to the cell header which contains policing and priorities information for use inside the switch. Routing information is performed by using the Virtual Path Identifier (VPI) and the Virtual Channel Identifier (VCI) in the incoming cell to access the header translation table. The VLSI chip is fabricated using 0.6 mu m gate GaAs MESFETs, by VITESSE Semiconductor and it is housed in a 132 pin LDCC package. The Label Translator chip is expected to operate at 311 MHz with an associated power dissipation of 4W.
引用
收藏
页码:69 / 72
页数:4
相关论文
共 50 条
  • [21] A PLL-BASED 2.5-GB/S GAAS CLOCK AND DATA REGENERATOR-IC
    RANSIJN, H
    OCONNOR, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (10) : 1345 - 1353
  • [22] 2.5 Gb/s GaAs PIN/PHEMT单片集成光接收机前端
    焦世龙
    叶玉堂
    陈堂胜
    杨先明
    李拂晓
    邵凯
    吴云峰
    光电子激光., 2008, (02) : 191 - 195
  • [23] Clock- and data-recovery IC with demultiplexer for a 2.5Gb/s ATM physical layer controller
    Hansen, F
    Salama, CAT
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 125 - 128
  • [25] WHO NEEDS GAAS FOR GB/S
    KNORR, S
    ELECTRONICS, 1983, 56 (24): : 8 - &
  • [26] Vitesse 2.5 Gb/s laser driver
    不详
    MICROELECTRONICS JOURNAL, 1997, 28 (05) : R4 - R4
  • [27] NEC 2.5 Gb/s integrates isolator
    不详
    MICROELECTRONICS JOURNAL, 1997, 28 (8-10) : VI - VIII
  • [28] On the way to the 2.5 Gbits/s ATM network ATM Multiplexer Demultiplexer ASIC
    Riesco, J
    Diaz, JC
    Merayo, LA
    Conesa, JL
    Santos, C
    Juarez, E
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 218 - 222
  • [29] 2.5 Gbit/s optical ATM cell synchronizer
    Chao, H.J.
    Wu, L.
    Zhang, Z.
    Yang, S.H.
    Wang, L.M.
    Chai, Y.
    Fan, J.Y.
    Zhang, J.P.
    Choa, F.S.
    Conference on Optical Fiber Communication, Technical Digest Series, 1999,
  • [30] Multimedia ATM network using shared VCI cell and VLSI implementation of rerouting node
    Masaki, T
    Nakatani, Y
    Onoye, T
    Murakami, K
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2793 - 2796