A Circuit Technique to Compensate PVT Variations in a 28 nm CMOS Cascode Power Amplifier

被引:0
|
作者
Ossmann, Patrick [1 ]
Fuhrmann, Joerg [2 ,4 ]
Moreira, Jose [3 ]
Pretl, Harald [4 ]
Springer, Andreas [1 ]
机构
[1] Johannes Kepler Univ Linz, Linz, Austria
[2] Univ Erlangen Nurnberg, Erlangen, Germany
[3] Intel Mobile Commun GmbH, Munich, Germany
[4] DMCE GmbH & Co KG, Linz, Austria
关键词
CMOS power amplifier; process-voltage- and temperature variation; controlled current mirror; nanometer CMOS technology;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a method to compensate CMOS process-, voltage-, and temperature (PVT) variations in a linear two-stage RF power amplifier (PA). The proposed circuit technique mitigates bias point fluctuations caused by non-controllable uncertainties like wafer-dependent electron mobility, increasing die temperature due to substrate self-heating, or supply voltage deviations. A scaled PA replica cascode circuit and a controlled current mirror form a feedback loop which stabilizes the PA operation point over a wide range of PVT variations. As demonstrated by simulations and verified by measurements, the PA operating conditions have been stabilized over a temperature range of 90 degrees C and more than 0.5V supply change. The proposed biasing scheme has been implemented using a 28nm standard CMOS process. The PA is able to deliver more than one Watt of RF output power at a peak power-added efficiency (PAE) of 33% at 1.8GHz center frequency operation.
引用
收藏
页码:131 / 134
页数:4
相关论文
共 50 条
  • [1] A 60 GHz Linear Wideband Power Amplifier using Cascode Neutralization in 28 nm CMOS
    Thyagarajan, Siva V.
    Niknejad, Ali M.
    Hull, Christopher D.
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [2] A PVT Invariant Cascode Current Reference Circuit in 180nm CMOS Process
    Swathi, Payavula
    Bhaskar, M.
    2022 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE 2022), 2022, : 113 - 116
  • [3] A 28-GHz Band Highly Linear Power Amplifier with Novel Adaptive Bias Circuit for Cascode MOSFET in 56-nm SOI CMOS
    Sato, Hiroya
    Yanagisawa, Masao
    Yoshimasu, Toshihiko
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [4] A linearized cascode CMOS power amplifier
    Ko, Sangwon
    Lin, Jenshan
    2006 IEEE ANNUAL WIRELESS AND MICROWAVE TECHNOLOGY CONFERENCE, 2006, : 123 - +
  • [5] Low-Power Regulated Cascode CMOS Transimpedance Amplifier with Local Feedback Circuit
    Takahashi, Yasuhiro
    Ito, Daisuke
    Namamura, Makoto
    Tsuchiya, Akira
    Inoue, Toshiyuki
    Kishine, Keiji
    ELECTRONICS, 2022, 11 (06)
  • [6] Cascode class-E power amplifier in 180/350 nm CMOS for EER system
    Rumyancev, Ivan A.
    Korotkov, Alexander S.
    Hauer, Johann
    2013 9TH CONFERENCE ON PH. D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2013), 2013, : 309 - 312
  • [7] Doherty Power Amplifier in 28 nm CMOS for 5G Applications
    Hamed, Ahmed
    Aref, Ahmed
    Saeed, Mohamed
    Negra, Renato
    2018 11TH GERMAN MICROWAVE CONFERENCE (GEMIC 2018), 2018, : 191 - 194
  • [8] Design of 28 nm CMOS integrated transformers for a 60 GHz power amplifier
    Leite, Bernardo
    Kerherve, Eric
    Belot, Didier
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,
  • [9] Cascode MOSFET-MESFET RF Power Amplifier on 150nm SOI CMOS Technology
    Ghajar, M. Reza
    Lepkowski, William
    Wilk, Seth
    Bakkaloglu, Bertan
    Boumaiza, Slim
    Thornton, Trevor
    2011 6TH EUROPEAN MICROWAVE INTEGRATED CIRCUIT CONFERENCE, 2011, : 316 - 319
  • [10] A Compact Cascode Power Amplifier in 45-nm CMOS for 60-GHz Wireless Systems
    Kjellberg, Torgil
    Abbasi, Morteza
    Ferndahl, Mattias
    de Graauw, Anton
    v. d. Heijden, Edwin
    Zirath, Herbert
    2009 ANNUAL IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM - 2009 IEEE CSIC SYMPOSIUM, TECHNICAL DIGEST 2009, 2009, : 95 - +