A Circuit Technique to Compensate PVT Variations in a 28 nm CMOS Cascode Power Amplifier

被引:0
|
作者
Ossmann, Patrick [1 ]
Fuhrmann, Joerg [2 ,4 ]
Moreira, Jose [3 ]
Pretl, Harald [4 ]
Springer, Andreas [1 ]
机构
[1] Johannes Kepler Univ Linz, Linz, Austria
[2] Univ Erlangen Nurnberg, Erlangen, Germany
[3] Intel Mobile Commun GmbH, Munich, Germany
[4] DMCE GmbH & Co KG, Linz, Austria
关键词
CMOS power amplifier; process-voltage- and temperature variation; controlled current mirror; nanometer CMOS technology;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a method to compensate CMOS process-, voltage-, and temperature (PVT) variations in a linear two-stage RF power amplifier (PA). The proposed circuit technique mitigates bias point fluctuations caused by non-controllable uncertainties like wafer-dependent electron mobility, increasing die temperature due to substrate self-heating, or supply voltage deviations. A scaled PA replica cascode circuit and a controlled current mirror form a feedback loop which stabilizes the PA operation point over a wide range of PVT variations. As demonstrated by simulations and verified by measurements, the PA operating conditions have been stabilized over a temperature range of 90 degrees C and more than 0.5V supply change. The proposed biasing scheme has been implemented using a 28nm standard CMOS process. The PA is able to deliver more than one Watt of RF output power at a peak power-added efficiency (PAE) of 33% at 1.8GHz center frequency operation.
引用
收藏
页码:131 / 134
页数:4
相关论文
共 50 条
  • [31] A 28-GHz wideband power amplifier with dual-pole tuning superposition technique in 55-nm RF CMOS
    Zhao, Yunan
    Hou, Haomin
    Zhang, Shuhao
    Wang, Hao
    Chang, Sheng
    Huang, Qijun
    He, Jin
    INTEGRATION-THE VLSI JOURNAL, 2023, 88 : 101 - 107
  • [32] 23-28 GHz Doherty Power Amplifier Using 28 nm CMOS for 5G Applications
    Choi, Young Chan
    Oh, Sungjae
    Yang, Youngoo
    2022 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT 2022), 2022, : 6 - 8
  • [33] A Stacked Cascode CMOS SOI Power Amplifier for mm-Wave Applications
    Helmi, Sultan R.
    Chen, Jing-Hwa
    Mohammadi, Saeed
    2014 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2014,
  • [34] A Feedback Technique to Compensate for AM-PM Distortion in Linear CMOS Class-F Power Amplifier
    Kim, Joon Hyung
    Park, Chul Soon
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2014, 24 (10) : 725 - 727
  • [35] A High-Precision PVT-Tolerance Adaptive Clock Circuit over Wide Frequencies in 28nm CMOS
    Cui, Yuqiang
    Shan, Weiwei
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 256 - 259
  • [36] A CMOS power amplifier using a split cascode structure to enhance its efficiency
    Sim, Yonghun
    Kang, Inseong
    Park, Changkun
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2016, 58 (02) : 309 - 312
  • [37] Integrated Bias Circuits of RF CMOS Cascode Power Amplifier for Linearity Enhancement
    Koo, Bonhoon
    Na, Yoosam
    Hong, Songcheol
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (02) : 340 - 351
  • [38] PVT Variations Aware Robust Transistor Sizing for Power-Delay Optimal CMOS Digital Circuit Design
    Gupta, Prateek
    Gourishetty, Shirisha
    Mandadapu, Harshini
    Abbas, Zia
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [39] A Broadband Differential Cascode Power Amplifier in 45 nm CMOS for High-Speed 60 GHz System-on-Chip
    Abbasi, Morteza
    Kjellberg, Torgil
    de Graauw, Anton
    van der Heijden, Edwin
    Roovers, Raf
    Zirath, Herbert
    2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 533 - 536
  • [40] A Two-stage Cascode Class F CMOS Power Amplifier for Bluetooth
    Sung, Guo-Ming
    Zhang, Xiang-Jun
    Hsiao, Tuan-Chen
    2012 INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2012,