Compact Lumped Element Model for TSV in 3D-ICs

被引:0
|
作者
Salah, Khaled [1 ]
El Rouby, Alaa [1 ]
Ragai, Hani [2 ]
Amin, Karim [3 ]
Ismail, Yehea [3 ]
机构
[1] Mentor Graph Corp, Cairo, Egypt
[2] Ain Shams Univ, Cairo, Egypt
[3] Nile Univ, Cairo, Egypt
关键词
Three-Dimensional ICs; Through Silicon Via; Modeling; TSV; Dimensional Analysis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A wide-band lumped element model for a through silicon via (TSV) is proposed based on electromagnetic simulations. Closed form expressions for the TSV parasitics based on the dimensional analysis method are introduced. The proposed model enables direct extraction of the TSV resistance, self-inductance, oxide capacitance, and parasitic elements due to the finite substrate resistivity. The model's compactness and compatibility with SPICE simulations allows the fast investigation of a TSV impact on a 3-D circuit performance. The parameters' values of the proposed TSV model are fitted to the simulated S-parameters up to 10 GHz with an error less than 5%. It is shown that a TSV capacitance is highly dependent on the positions of ground contacts and has a value of tens of femto farads in a typical current technology. This value is much higher than a minimum device capacitance and requires special design methodologies such as cascaded buffers. Coupling between TSVs will be handled in another paper.
引用
收藏
页码:2321 / 2324
页数:4
相关论文
共 50 条
  • [21] Compact model to efficiently characterize TSV-to-transistor noise coupling in 3D ICs
    Wang, Hailang
    Asgari, Mohammad H.
    Salman, Emre
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (03) : 296 - 306
  • [22] Thermal Implications of Mobile 3D-ICs
    Saeidi, Mehdi
    Samadi, Kambiz
    Mittal, Arpit
    Mittal, Rajat
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [23] An on-communication multiple-TSV defects detection and localization for real-time 3D-ICs
    Dang, Khanh N.
    Ben Ahmed, Akram
    Tran, Xuan-Tu
    2019 IEEE 13TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2019), 2019, : 223 - 228
  • [24] A holistic analysis of circuit timing variations in 3D-ICs with thermal and TSV-induced stress considerations
    Marella, Sravan K.
    Kumar, Sanjay V.
    Sapatnekar, Sachin S.
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 317 - 324
  • [25] Separate the hype from the reality in 3D-ICs
    White, Michael
    Electronic Design, 2012, 60 (07)
  • [26] Electromigration-Aware Placement for 3D-ICs
    Lu, Tiantao
    Yang, Zhiyuan
    Srivastava, Ankur
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 35 - 40
  • [27] Silicon interposers: building blocks for 3D-ICs
    Hogan, Matthew
    SOLID STATE TECHNOLOGY, 2011, 54 (06) : 18 - 19
  • [28] 3D-ICs created using oblique processing
    Burckel, D. Bruce
    ADVANCES IN PATTERNING MATERIALS AND PROCESSES XXXIII, 2016, 9779
  • [29] Effects of Packaging on Mechanical Stress in 3D-ICs
    Cherman, V.
    Lofrano, M.
    Simons, V.
    Gonzalez, M.
    Van der Plas, G.
    De Vos, J.
    Wang, T.
    Daily, R.
    Salahouelhadj, A.
    Beyer, G.
    La Manna, A.
    De Wolf, I.
    Beyne, E.
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 354 - 361
  • [30] Thermal Estimation for 3D-ICs through Generative Networks
    Kashyap, Priyank
    Ravichandiran, Prasanth P.
    Wang, Lee
    Baron, Dror
    Wong, Chau-Wai
    Wu, Tianfu
    Franzon, Paul D.
    2023 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE, 3DIC, 2023,