Design and implementation of stochastic neurosystem using SFQ logic circuits.

被引:12
|
作者
Kondo, T [1 ]
Kobori, M [1 ]
Onomi, T [1 ]
Nakajima, K [1 ]
机构
[1] Tohoku Univ, RIEC, Elect Commun Res Inst, Intelligent Nanointegrat Syst Lab Brainware Syst, Sendai, Miyagi 9808577, Japan
关键词
neural network; single flux quantum; stochastic logic; up/down counter;
D O I
10.1109/TASC.2005.849818
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a stochastic neurosystem using SFQ logic circuits and design the main components with the following functions: carrying out the multiplication of an input to a neuron on a synaptic weight value, integrating pulses to generate a membrane potential, and generating the output of a neuron. We simulate some circuits by JSIM and confirm their correct operation. We-compare two methods of multipliers: using a comparator and using a divider. The multiplication using the divider is effective with respect to integration, and reduces the accumulation time N-a required for higher precision operations. We designed a 4-bit up/down counter assuming the NEC 2.5 kA/cm(2) Nb/AlOx/Nb standard process. We show that it is possible to compose the activation function circuit using a comparator.
引用
收藏
页码:320 / 323
页数:4
相关论文
共 50 条
  • [21] Design of Rectifier Circuits.
    Fleischmann, Dieter
    Nachrichten Elektronik, 1980, 34 (08): : 281 - 282
  • [22] AMORPHOUS SILICON LOGIC INTEGRATED CIRCUITS.
    Boehm, M.
    Salamon, S.
    Kiss, Z.
    Applied physics. A, Solids and surfaces, 1988, A45 (01): : 53 - 61
  • [23] SOME ASPECTS OF TESTING LOGIC CIRCUITS.
    Blunden, D.F.
    Boyce, A.H.
    Lawson, D.J.
    1600, (01):
  • [24] SYNTHESIS FOR EASILY DIAGNOSABLE LOGIC CIRCUITS.
    Yamamoto, Masaru
    Systems - Computers - Controls, 1974, 5 (01): : 8 - 15
  • [25] IMBEDDED SYSTEM CLOCKING FOR LOGIC CIRCUITS.
    Cole, T.A.
    Griffin, W.R.
    Heller, L.G.
    Kilmoyer, R.D.
    IBM technical disclosure bulletin, 1984, 27 (1 B): : 809 - 811
  • [26] Hardware Random Number Generator Using Josephson Oscillation and SFQ Logic Circuits
    Onomi, Takeshi
    Mizugaki, Yoshinao
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2020, 30 (07)
  • [27] Consideration of logic synthesis and clock distribution networks for SFQ logic circuits
    Akimoto, A
    Yamanashi, Y
    Yoshikawa, N
    Fujimaki, A
    Yorozu, S
    Terai, H
    PHYSICA C-SUPERCONDUCTIVITY AND ITS APPLICATIONS, 2005, 426 : 1687 - 1692
  • [28] A Logic Verification Framework for SFQ and AQFP Superconducting Circuits
    Fayyazi, Arash
    Munir, Mustafa
    Gopikanna, Aswin
    Nazarian, Shahin
    Pedram, Massoud
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2021, 31 (09)
  • [29] Memristive combinational logic circuits and stochastic computing implementation scheme
    Li, Tianshu
    Duan, Shukai
    Liu, Jun
    Wang, Lidan
    CIRCUIT WORLD, 2022, 48 (03) : 354 - 365
  • [30] High T-c implementation of SFQ circuits
    Satchell, J
    APPLIED SUPERCONDUCTIVITY 1995, VOLS. 1 AND 2: VOL 1: PLENARY TALKS AND HIGH CURRENT APPLICATIONS; VOL 2: SMALL SCALE APPLICATIONS, 1995, 148 : 775 - 780