A New Method to Estimate Phases of Sinusoidal Jitter to Evaluate High-Speed Links

被引:0
|
作者
Chang, Yu [1 ]
Madden, Chris [1 ]
Schmitt, Ralf [1 ]
机构
[1] Rambus Inc, Sunnyvale, CA 94089 USA
关键词
BER; jitter; phase; supply noise; subspace;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Analysis of high-speed links requires modeling of timing noise in devices and clock architecture as well as passive inter-connections. With the increased demand on data rate and low power in mobile devices such as 3D PoP, it is more challenging to predict bit error rate (BER) due to their tighten timing and voltage constraints. Phase relationship among different jitter sources becomes a key player deciding how well links perform. A new method based on the subspace concept is proposed to estimate the phases in multi-tone jitter sequences. Its accuracy is much less sensitive to the size of data than FFT based method. For the first time, the phase of one on-chip jitter sensitivity function is characterized out using limited data from measurement.
引用
收藏
页码:227 / 230
页数:4
相关论文
共 50 条
  • [41] A new method for high-speed initial synchronization
    Lozhkin, AN
    1998 IEEE 5TH INTERNATIONAL SYMPOSIUM ON SPREAD SPECTRUM TECHNIQUES AND APPLICATIONS - PROCEEDINGS, VOLS 1-3, 1998, : 449 - 453
  • [42] The Effect of Timing Jitter on High-speed OFDM Systems
    Yang, Lei
    Fitzpatrick, Paul
    Armstrong, Jean
    AUSCTW: 2009 AUSTRALIAN COMMUNICATIONS THEORY WORKSHOP, 2009, : 12 - 16
  • [43] JITTER ANALYSIS OF HIGH-SPEED DIGITAL-SYSTEMS
    MILLER, CM
    MCQUATE, DJ
    HEWLETT-PACKARD JOURNAL, 1995, 46 (01): : 49 - 56
  • [44] Experimental results for high-speed jitter measurement technique
    Taylor, K
    Nelson, B
    Chong, A
    Nguyen, H
    Lin, H
    Soma, M
    Haggag, H
    Huard, J
    Braatz, J
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 85 - 94
  • [45] Effects of random jitter on high-speed CMOS oscillators
    Chen, YQ
    Koneru, S
    Lee, E
    Geiger, R
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 176 - 180
  • [46] Jitter tolerance calibration for high-speed serial interfaces
    Tsimpos, A.
    Demartinos, A. C.
    Vlassis, S.
    Souliotis, G.
    INTEGRATION-THE VLSI JOURNAL, 2017, 57 : 101 - 107
  • [47] A Zonotoped Macromodeling for Eye-Diagram Verification of High-Speed I/O Links With Jitter and Parameter Variations
    Ni, Leibin
    Manoj, Sai P. D.
    Song, Yang
    Gu, Chenjie
    Yu, Hao
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (06) : 1040 - 1051
  • [48] A Jitter Equalization Technique for Minimizing Supply Noise Induced Jitter in High Speed Serial Links
    Shim, Yujeong
    Oh, Dan
    Hoang, Tim
    Ke, Yanjing
    2014 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2014, : 827 - 832
  • [49] PAM 4 Correlated Random Jitter Modelling for High Speed Links
    Ayub, Ali
    Morales, Aldo
    Agili, Sedig
    2017 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2017,
  • [50] Optical interconnects for high-speed data links
    Ryu, CM
    Koelle, U
    Johnson, SR
    Dowd, P
    Turpin, R
    Kelkar, P
    Zhang, YH
    OPTOELETRONIC INTEGRATED CIRCUITS AND PACKAGING III, 1999, 3631 : 10 - 17