A New Method to Estimate Phases of Sinusoidal Jitter to Evaluate High-Speed Links

被引:0
|
作者
Chang, Yu [1 ]
Madden, Chris [1 ]
Schmitt, Ralf [1 ]
机构
[1] Rambus Inc, Sunnyvale, CA 94089 USA
关键词
BER; jitter; phase; supply noise; subspace;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Analysis of high-speed links requires modeling of timing noise in devices and clock architecture as well as passive inter-connections. With the increased demand on data rate and low power in mobile devices such as 3D PoP, it is more challenging to predict bit error rate (BER) due to their tighten timing and voltage constraints. Phase relationship among different jitter sources becomes a key player deciding how well links perform. A new method based on the subspace concept is proposed to estimate the phases in multi-tone jitter sequences. Its accuracy is much less sensitive to the size of data than FFT based method. For the first time, the phase of one on-chip jitter sensitivity function is characterized out using limited data from measurement.
引用
收藏
页码:227 / 230
页数:4
相关论文
共 50 条
  • [31] A new method for testing jitter tolerance of SerDes devices using sinusoidal jitter
    Yamaguchi, TJ
    Soma, T
    Ishida, M
    Musha, H
    Malarsie, L
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 717 - 725
  • [32] Modeling and analysis of high-speed links
    Stojanovic, V
    Horowitz, M
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 589 - 594
  • [33] NO EXCITEMENT IN HIGH-SPEED DATA LINKS
    GRANT, PM
    ELECTRONICS & COMMUNICATION ENGINEERING JOURNAL, 1990, 2 (03): : 87 - 87
  • [34] LIGHT WORK FOR HIGH-SPEED LINKS
    TEJA, ER
    MINI-MICRO SYSTEMS, 1987, 20 (09): : 81 - &
  • [35] SPI Proceedings: BER Simulation for High-Speed Serial Links with Crosstalk, Noise, ISI and Jitter using Quasi-Analytical Method
    Lu, Dingqing
    Huang, Chunxing
    Dong, Xiaoqing
    Hu, Daoxue
    2009 IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, 2009, : 119 - +
  • [36] RJ/DJ Jitter Decomposition Technique for High Speed Links
    Bidaj, Klodjan
    Begueret, Jean-Baptistc
    Deroo, Jerome
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 584 - 587
  • [37] Modeling for Nonlinear High-speed Links Based on Deep Learning Method
    Chu, Xiuqin
    Li, Jingxiang
    Li, Xiaosong
    Wang, Jun
    Li, Yushan
    2019 12TH INTERNATIONAL WORKSHOP ON THE ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS (EMC COMPO 2019), 2019, : 16 - 18
  • [38] A NEW HIGH-SPEED METHOD OF TESTING CAPACITORS
    BARCLAY, WJ
    VOSS, CH
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1964, IM13 (2-3) : 65 - &
  • [39] A NEW METHOD FOR HIGH-SPEED DECIMAL COUNTING
    HUSHIMI, K
    HONMA, K
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1965, 48 (05): : 102 - &
  • [40] High-speed ΣΔ modulators with reduced timing jitter sensitivity
    Luschas, S
    Lee, HS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (11) : 712 - 720