Evaluation of Through-Silicon-Via Process using Scanning Laser Beam Induced Current (SLBIC) System

被引:0
|
作者
Choi, Woon [1 ]
Ishimoto, Takahiro [1 ]
Tomokage, Hajime [1 ]
机构
[1] Fukuoka Univ, Dept Elect Engn & Comp Sci, Jonan Ku, 8-19-1 Nanakuma, Fukuoka 8140180, Japan
关键词
through silicon via; laser beam induced current; failure analysis; DEVICES;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The manufacturing process of through-silicon-via (TSV) for 3D integration is complicated, and the high yield for each process is required. The relationship between the depth of the barrier/seed layer and the electroplating copper fill is investigated by using the scanning laser beam induced current (SLBIC) method. After reactive etching of via holes with diameters ranging from 50 mu m to 150 mu m, copper seed layer is deposited by sputtering, and then the electroplating of copper is performed. From the back surface of the sample, the infrared laser beam with wavelength of 1064nm was scanned, and the induced current between copper layer and silicon back surface is measured in order to obtain the current image. By changing the focus point of laser beam, the location of TSV failure is analyzed in depth direction.
引用
收藏
页码:180 / 184
页数:5
相关论文
共 50 条
  • [1] Through-Silicon-Via Filling Process Using Cu Electrodeposition
    Kim, Hoe Chul
    Kim, Jae Jeong
    KOREAN CHEMICAL ENGINEERING RESEARCH, 2016, 54 (06): : 723 - 733
  • [2] Dynamic through-silicon-via filling process using copper electrochemical deposition at different current densities
    Wang, Fuliang
    Zhao, Zhipeng
    Nie, Nantian
    Wang, Feng
    Zhu, Wenhui
    SCIENTIFIC REPORTS, 2017, 7
  • [3] Dynamic through-silicon-via filling process using copper electrochemical deposition at different current densities
    Fuliang Wang
    Zhipeng Zhao
    Nantian Nie
    Feng Wang
    Wenhui Zhu
    Scientific Reports, 7
  • [4] Electromigration induced stress in Through-Silicon-Via (TSV)
    Su, Fei
    Lu, Zixing
    Liu, Ping
    Li, Weijia
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 896 - 902
  • [5] Current redistribution by intermetallic compounds in Through-Silicon-Via (TSV)
    Tsai, C. Y.
    Lou, B. Y.
    Hsu, H. H.
    Wu, Albert T.
    MATERIALS CHEMISTRY AND PHYSICS, 2012, 132 (01) : 162 - 165
  • [6] Through-silicon-via Process Control in Manufacturing for SiGe Power Amplifiers
    Gambino, J. P.
    Doan, T.
    Trapasso, J.
    Musante, C.
    Dang, D.
    Vanslette, D.
    Grant, D.
    Marx, D.
    Dudley, R.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 221 - 226
  • [7] Ellect of Annealing Process on the Properties of Through-Silicon-Via Electroplating Copper
    Guan, Yong
    Zeng, Qinghua
    Chen, Jing
    Ma, Shenglin
    Meng, Wei
    Jin, Yufeng
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 139 - 142
  • [8] A wet process to fabricate silicon oxide layer for through-silicon-via insulator application
    Duan, Haoze
    Zheng, Shuai
    Gao, Liming
    Li, Ming
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 501 - 505
  • [9] Finite element analysis of electromigration induced stress in through-silicon-via
    Su, Fei, 1600, Beijing University of Aeronautics and Astronautics (BUAA) (40):
  • [10] MEASUREMENT OF DIRECT CURRENT AND HIGH FREQUENCY ELECTRICAL CHARACTERISTICS FOR THROUGH-SILICON-VIA
    Li, Cheng
    Guo, Han
    Liu, Ziyu
    Wang, Qian
    Cai, Jian
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,