Impact of FinFET Technology for Power Gating in Nano-Scale Design

被引:0
|
作者
Kim, Keunwoo [1 ,2 ]
Kanj, Rouwaida [3 ]
Joshi, Rajiv V. [1 ]
机构
[1] IBM TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] Samsung, Suwon, South Korea
[3] Amer Univ Beirut, Beirut, Lebanon
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents the first detailed analysis of power gating structures in sub-nano scale FinFET circuits. FinFETs are compared with their bulk CMOS counterpart devices to gain design perspective for purposes of power-gating applications. Circuit performance, power, and leakage are analyzed. TCAD device/circuit mixed-mode simulations for a FinFET-based ring oscillator with footer structure are employed to study the implications of the physical properties of FinFET power-gating devices. A critical evaluation of the virtual ground bounce for the proposed power-gating scheme is presented providing an insight into low-power applications in FinFET circuits. For low voltage operation the ground bounce is found comparable to that of bulk-Si while maintaining 40% reduction in delay. FinFET specific design metrics are analyzed as function of power-gating device size in the power-gating structure indicating larger leakage current sensitivity compared to bulk and room for leakage envelope optimization.
引用
收藏
页码:543 / +
页数:2
相关论文
共 50 条
  • [21] A glance of technology efforts for design-for-manufacturing in nano-scale CMOS processes
    Cheng YuHua
    SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2008, 51 (06): : 807 - 818
  • [22] Universal Reversible Logic Gate Design For Low Power Computation at Nano-Scale
    Maity, Maumita
    Ghosal, Prasun
    Das, Bishwarup
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 173 - 177
  • [23] Nano-scale modeling for miniature power source
    Bhattacharya, Pradeep
    Ye, Zhengmao
    Walker, Ernest
    Banerjee, Madhusmita
    PROCEEDINGS OF THE 2006 IEEE SENSORS APPLICATIONS SYMPOSIUM, 2006, : 165 - 169
  • [24] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'16), 2016, : 1 - 1
  • [25] Device design guidelines for nano-scale MuGFETs
    Lee, Chi-Woo
    Yun, Se-Re-Na
    Yu, Chong-Gun
    Park, Jong-Tae
    Colinge, Jean-Pierre
    SOLID-STATE ELECTRONICS, 2007, 51 (03) : 505 - 510
  • [26] The impact of nano-scale confinement on the adsorption of copper
    Knight, Andrew
    Tigges, Austen
    Ilgen, Anastasia
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2018, 255
  • [27] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 1 - 4
  • [28] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 3 - 3
  • [29] Nano-Scale Positioning Design with Piezoelectric Materials
    Chen, Yung Yue
    Chen, Yung Hsiang
    Huang, Chiung Yau
    MICROMACHINES, 2017, 8 (12)
  • [30] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,