Impact of FinFET Technology for Power Gating in Nano-Scale Design

被引:0
|
作者
Kim, Keunwoo [1 ,2 ]
Kanj, Rouwaida [3 ]
Joshi, Rajiv V. [1 ]
机构
[1] IBM TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] Samsung, Suwon, South Korea
[3] Amer Univ Beirut, Beirut, Lebanon
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents the first detailed analysis of power gating structures in sub-nano scale FinFET circuits. FinFETs are compared with their bulk CMOS counterpart devices to gain design perspective for purposes of power-gating applications. Circuit performance, power, and leakage are analyzed. TCAD device/circuit mixed-mode simulations for a FinFET-based ring oscillator with footer structure are employed to study the implications of the physical properties of FinFET power-gating devices. A critical evaluation of the virtual ground bounce for the proposed power-gating scheme is presented providing an insight into low-power applications in FinFET circuits. For low voltage operation the ground bounce is found comparable to that of bulk-Si while maintaining 40% reduction in delay. FinFET specific design metrics are analyzed as function of power-gating device size in the power-gating structure indicating larger leakage current sensitivity compared to bulk and room for leakage envelope optimization.
引用
收藏
页码:543 / +
页数:2
相关论文
共 50 条
  • [1] A Simple Nano-Scale Patterning Technology for FinFET Fabrication
    Han, Xu
    Yang, Chengen
    Li, Dingyu
    Zhang, Shengdong
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1332 - 1334
  • [2] Spacer FinFET: Nano-scale CMOS technology for the terabit era
    Choi, YK
    King, TJ
    Hu, CM
    2001 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, PROCEEDINGS, 2001, : 543 - 546
  • [3] Dependability analysis of nano-scale FinFET circuits
    Wang, Feng
    Xie, Yuan
    Bernstein, Kerry
    Luo, Yan
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 399 - +
  • [4] Realization and characterization of nano-scale FinFET devices
    Kretz, J
    Dreeskornfeld, L
    Schröter, R
    Landgraf, E
    Hofmann, F
    Rösner, W
    MICROELECTRONIC ENGINEERING, 2004, 73-4 : 803 - 808
  • [5] Design-for-Manufacturability for Nano-Scale CMOS Technology
    Li, Yongfu
    2023 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIMEASIA 2023, 2024, : XVI - XVI
  • [6] BTI Impact on Logical Gates in Nano-scale CMOS Technology
    Khan, Seyab
    Hamdioui, Said
    Kukner, Halil
    Raghavan, Praveen
    Catthoor, Francky
    2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 348 - 353
  • [7] Impact of technology scaling on leakage power in nano-scale bulk CMOS digital standard cells
    Abbas, Zia
    Olivieri, Mauro
    MICROELECTRONICS JOURNAL, 2014, 45 (02) : 179 - 195
  • [8] Nano-scale optical guidance and control in finfet like structure
    Kiran, Sai
    Mishra, Rahul Dev
    Kumar, Santosh
    Jogi, Aditya
    Singh, Lalit
    Kumar, Mukesh
    OPTICAL AND QUANTUM ELECTRONICS, 2023, 55 (09)
  • [9] Nano-scale optical guidance and control in finfet like structure
    Sai Kiran
    Rahul Dev Mishra
    Santosh Kumar
    Aditya Jogi
    Lalit Singh
    Mukesh Kumar
    Optical and Quantum Electronics, 2023, 55
  • [10] Analysis of Temperature Effect in Quadruple Gate Nano-scale FinFET
    Toan, Ho Le Minh
    Singh, Sruti Suvadarsini
    Maity, Subir Kumar
    SILICON, 2021, 13 (07) : 2077 - 2087