Exploring the Feasibility of Implementing Negative-Capacitance Tunnel-FET (NC-TFET) in Low-Power Digital Circuits

被引:0
|
作者
Guha, Sourav [1 ]
Pachal, Prithviraj [2 ]
机构
[1] Jadavpur Univ, Dept Elect & Tele Commun Engn ETCE, Kolkata, India
[2] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL USA
关键词
ferroelectric; inverter; ring-oscillator; Tunnel-FET;
D O I
10.1109/VLSIDCS53788.2022.9811449
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper attempts to highlight the circuit-level performance of negative-capacitance tunnel FET, when implemented in low-voltage (V-DD) digital logic circuits. SILVACO TCAD is used to simulate the device and properly fitted with L-K calculated solution. The voltage amplification effect on the device current characteristics, corresponding to the ferroelectric gate layer has been suitably presented in this paper. Cadence Virtuoso has been utilized to implement various circuit level applications using NCTFET and suitably benchmarked with a conventional reference TFET (R-TFET). This paper presents the significant advantages gained by implementation of NCTFET in low power circuits.
引用
收藏
页码:1 / 4
页数:4
相关论文
共 25 条
  • [21] Circuit Level Implementation of Negative Capacitance Source Pocket Double Gate Tunnel FET for Low Power Applications
    Babu, K. Murali Chandra
    Goel, Ekta
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2024, 13 (05)
  • [22] Double Gate Graded Channel Negative Capacitance FET (DGGCNCFET): Performance Assessment for Low Power Digital/Analog Applications
    Mehta, Hema
    Kaur, Harsupreet
    2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 933 - 936
  • [23] A low-power multi-gate FET CMOS technology with 13.9ps inverter delay, large-scale integrated high performance digital circuits and SRAM
    von Arnim, K.
    Augendre, E.
    Pacha, C.
    Schulz, T.
    San, K. T.
    Bauer, F.
    Nackaerts, A.
    Rooyackers, R.
    Vandeweyer, T.
    Degroote, B.
    Collaert, N.
    Dixit, A.
    Singanamalla, R.
    Xiong, W.
    Marshall, A.
    Cleavelin, C. R.
    Schruefer, K.
    Jurczak, M.
    2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, : 106 - +
  • [24] Innovative multi-threshold gate-overlap tunnel FET (GOTFET) devices for superior ultra-low power digital, ternary and analog circuits at 45-nm technology node
    Ramakant Yadav
    Surya S. Dan
    Sanjay Vidhyadharan
    Simhadri Hariprasad
    Journal of Computational Electronics, 2020, 19 : 291 - 303
  • [25] Innovative multi-threshold gate-overlap tunnel FET (GOTFET) devices for superior ultra-low power digital, ternary and analog circuits at 45-nm technology node
    Yadav, Ramakant
    Dan, Surya S.
    Vidhyadharan, Sanjay
    Hariprasad, Simhadri
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (01) : 291 - 303