Design Flow to Evaluate the Performance of Ring Oscillator PUFs on FPGAs

被引:0
|
作者
Martinez-Rodriguez, Macarena C. [1 ]
Camacho-Ruiz, Eros [1 ]
Sanchez-Solano, Santiago [1 ]
Brox, Piedad [1 ]
机构
[1] Univ Seville, CSIC, Inst Microelect Sevilla, Seville, Spain
基金
欧盟地平线“2020”;
关键词
PHYSICAL UNCLONABLE FUNCTIONS;
D O I
10.1109/DCIS53048.2021.9666190
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This work presents a unified framework to design, implement and evaluate the performance of Ring Oscillator Physical Unclonable Functions (RO PUFs) on FPGAs. The design flow uses a Digital Signal Processing (DSP) tool integrated into the Matlab environment. The use of this tool eases the evaluation of the PUF performance. The DSP tool provides an environment to apply the challenges to the RO PUF, acquire the responses by using hardware (HW) co-simulation, and compute a set of metrics to quantify the stability, probability and entropy of the PUF response. Additionally, the robustness of the PUF response is proved in the generation of secret keys. The design flow was applied to evaluate the performance of RO PUFs implemented on 17 Basys 3 Artix-7 FPGA Boards.
引用
收藏
页码:148 / 153
页数:6
相关论文
共 50 条
  • [41] Defense Mechanism Vulnerability Analysis of Ring Oscillator PUFs Against Neural Network Modeling Attacks using the Dragonfly Algorithm
    Oun, Ahmed
    Niamat, Mohammed
    2020 IEEE INTERNATIONAL CONFERENCE ON ELECTRO INFORMATION TECHNOLOGY (EIT), 2020, : 378 - 382
  • [42] Non-Invasive Attack on Ring Oscillator-based PUFs through Localized X-Ray Irradiation
    Tebina, Nasr-eddine Ouldei
    Douadi, Aghiles
    Salvo, Luc
    Beroulle, Vincent
    Zergainoh, Nacer-Eddine
    Hubert, Guillaume
    Vatajelu, Ioana
    Di Natale, Giorgio
    Maistri, Paolo
    2024 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST, HOST, 2024, : 33 - 43
  • [43] DESIGN AND PERFORMANCE OF FLUX-FLOW TYPE JOSEPHSON OSCILLATOR COUPLED TO A STRIPLINE
    YOSHIDA, K
    KUDO, K
    ENPUKU, K
    IEEE TRANSACTIONS ON MAGNETICS, 1991, 27 (02) : 3351 - 3354
  • [44] Design and Construction of a Device to Evaluate the Performance of Variable Orifice Flow Meters (VOFM)
    Martinez, William Prado
    Londono, Juan FelipeArroyave
    Gomez, Jefferson Vasquez
    INVENTIONS, 2023, 8 (05)
  • [45] BTI resilient TG-based high-performance ring oscillator for PUF design
    Shubhang Srivastava
    Anmol Verma
    Ambika Prasad Shah
    Analog Integrated Circuits and Signal Processing, 2023, 116 : 69 - 80
  • [46] BTI resilient TG-based high-performance ring oscillator for PUF design
    Srivastava, Shubhang
    Verma, Anmol
    Shah, Ambika Prasad
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 116 (1-2) : 69 - 80
  • [47] Design and Analysis of High Performance Voltage Controlled Ring Oscillator Using Replica Bias Circuit
    Soni, Sheetal
    Yadav, Ajay
    Akashe, Shyam
    2013 THIRD INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES (ACCT 2013), 2013, : 182 - 186
  • [48] Scaling Performance for N-Body Stream Computation with a Ring of FPGAs
    Huthmann, Jens
    Shin, Abiko
    Podobas, Artur
    Sano, Kentaro
    Takizawa, Hiroyuki
    PROCEEDINGS OF THE 10TH INTERNATIONAL SYMPOSIUM ON HIGHLY EFFICIENT ACCELERATORS AND RECONFIGURABLE TECHNOLOGIES (HEART), 2019,
  • [49] Design of Ring Oscillator with Transmission Gate Tuning Method
    Shubham, Anurag
    Kumar, Manoj
    2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 585 - 589
  • [50] Analog Filter Design Using Ring Oscillator Integrators
    Drost, Brian
    Talegaonkar, Mrunmay
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) : 3120 - 3129