Design Flow to Evaluate the Performance of Ring Oscillator PUFs on FPGAs

被引:0
|
作者
Martinez-Rodriguez, Macarena C. [1 ]
Camacho-Ruiz, Eros [1 ]
Sanchez-Solano, Santiago [1 ]
Brox, Piedad [1 ]
机构
[1] Univ Seville, CSIC, Inst Microelect Sevilla, Seville, Spain
基金
欧盟地平线“2020”;
关键词
PHYSICAL UNCLONABLE FUNCTIONS;
D O I
10.1109/DCIS53048.2021.9666190
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This work presents a unified framework to design, implement and evaluate the performance of Ring Oscillator Physical Unclonable Functions (RO PUFs) on FPGAs. The design flow uses a Digital Signal Processing (DSP) tool integrated into the Matlab environment. The use of this tool eases the evaluation of the PUF performance. The DSP tool provides an environment to apply the challenges to the RO PUF, acquire the responses by using hardware (HW) co-simulation, and compute a set of metrics to quantify the stability, probability and entropy of the PUF response. Additionally, the robustness of the PUF response is proved in the generation of secret keys. The design flow was applied to evaluate the performance of RO PUFs implemented on 17 Basys 3 Artix-7 FPGA Boards.
引用
收藏
页码:148 / 153
页数:6
相关论文
共 50 条
  • [31] Live Demonstration: Generating FPGA Fingerprints utilizing Full-Chip Characterization with Ring-Oscillator PUFs
    Herkle, Andreas
    Mandry, Holger
    Becker, Joachim
    Ortmanns, Maurits
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [32] Assessing Temperature Sensitivity and Ring Oscillator Count Impact on Configurable Ring Oscillator PUF Performance
    Kareem, Husam
    Krammer, Oliver
    Dunaev, Dmitriy
    2024 13TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING, MECO 2024, 2024, : 47 - 51
  • [33] A design of ring oscillator based PUF on FPGA
    Kodytek, Filip
    Lorenez, Robert
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 37 - 42
  • [34] Design of ring oscillator with temperature compensation effect
    Li, Yansheng
    Du, Keyi
    Zhang, Jancheng
    INTERNATIONAL JOURNAL OF RF AND MICROWAVE COMPUTER-AIDED ENGINEERING, 2022, 32 (11)
  • [35] Low jitter design for ring oscillator in serdes
    Xiao, Lei
    Liu, Wei
    Yang, Lianxing
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 307 - 310
  • [36] A novel design flow for the performance optimization of fault tolerant circuits on SRAM-based FPGAs
    Sterpone, Luca
    Battezzati, Niccolo
    PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, : 157 - 163
  • [37] Characterization of randomness sources in ring oscillator-based true random number generators in FPGAs
    Valtchanov, Boyan
    Fischer, Viktor
    Aubert, Alain
    Bernard, Florent
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 48 - 53
  • [38] A design flow to map parallel applications onto FPGAS
    Le Beux, Sebastien
    Marquet, Philippe
    Dekeyser, Jean-Luc
    2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 605 - 608
  • [39] Automated design flow for multi-context FPGAs
    Canto, Enrique
    Lopez, Mariano
    Fons, Francesc
    del Rio, Joaquin
    Manuel, Antoni
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 470 - +
  • [40] A Complete Open Source Design Flow for Gowin FPGAs
    de Vos, Pepijn
    Kirchhoff, Michael
    Ziener, Daniel
    2020 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2020), 2020, : 182 - 189