System-in-package integration of passives using 3D through-silicon vias

被引:0
|
作者
Roozeboom, F. [1 ]
Dekkers, W. [1 ]
Lamy, Y. [1 ]
Klootwijk, J. H. [2 ]
van Grunsven, E. [2 ]
Kim, H. -D. [3 ]
机构
[1] NXP TSMC Res Ctr, NL-5656 AE Eindhoven, Netherlands
[2] Philips Res Labs, Eindhoven, Netherlands
[3] Jusung Engn Co Ltd, Gyunggi Do, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Future generations of cellular RF transceivers require higher degrees of integration, preferably using the third dimension. System-in-Package (SiP) applications have been shown for integrated 3D "trench" capacitors in silicon with a new world record capacitance density of >= 400F/mm(2) and break-down voltage >6V using Atomic Layer Deposition (ALD) of multiple MIM layer stacks of high-k dielectrics (Al2O3) and conductive layers (TiN). Different techniques may be used for through-silicon via (TSV) drilling and filling to allow for 3D die and wafer stacking with a small form factor. Both dry and we methods were applied successfully in both the drilling and fill electrochemical etching yields ultrafine high aspect ratio (similar to 1.5 mu mx200 mu m) vias. A new "bottom-up" Cu-electroplating method and some preliminary Cu-paste filling tests show options for via metal formation.
引用
收藏
页码:38 / +
页数:5
相关论文
共 50 条
  • [31] Clock Mesh Network Design with Through-Silicon Vias in 3D Integrated Circuits
    Cho, Kyungin
    Jang, Cheoljon
    Chong, Jong-wha
    ETRI JOURNAL, 2014, 36 (06) : 931 - 941
  • [32] 3D integration of pixel readout chips using Through-Silicon-Vias
    Diaz, Francisco Piernas
    Alozy, Jerome
    Al-Tawil, Sara
    Buytaert, Jan
    Campbell, Michael
    Fritzsch, Thomas
    Kloukinas, Kostas
    Kovacs, Mark Istvan
    Cudie, Xavier Llopart
    Pinto, Mateus Vicente Barreto
    Wyllie, Ken
    JOURNAL OF INSTRUMENTATION, 2025, 20 (01):
  • [33] Reliability testing of through-silicon vias for high-current 3D applications
    Wright, Steven L.
    Andry, Paul S.
    Sprogis, Edmund
    Dang, Bing
    Polastre, Robert J.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 879 - +
  • [34] Electrical Modeling and Characterization of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integration
    Qian, Libo
    Xia, Yinshui
    He, Xitao
    Qian, Kefang
    Wang, Jian
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (08): : 1336 - 1343
  • [35] Experimental characterization of coaxial through silicon vias for 3D integration
    Adamshick, Stephen
    Coolbaugh, Douglas
    Liehr, Michael
    MICROELECTRONICS JOURNAL, 2015, 46 (05) : 377 - 382
  • [36] 3D CHIP INTEGRATION WITH THROUGH SILICON-VIAS (TSVs)
    Birla, Shilpi
    Shukla, Neeraj Kr.
    Singh, R. K.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER THEORY AND ENGINEERING (ICACTE 2009), VOLS 1 AND 2, 2009, : 1175 - 1180
  • [37] Embedded Three-Dimensional Hybrid Integrated Circuit Integration System-in-Package With Through-Silicon Vias for Opto-Electronic Interconnects in Organic Substrates/Printed Circuit Boards
    Lau, John H.
    Zhang, M. S.
    Lee, S. W. Ricky
    JOURNAL OF ELECTRONIC PACKAGING, 2011, 133 (03)
  • [38] Low-loss through silicon Vias (TSVs) for RF system 3D integration
    Fei, Xinxing
    Wang, Yong
    Wei, Wei
    2022 IEEE 10TH ASIA-PACIFIC CONFERENCE ON ANTENNAS AND PROPAGATION, APCAP, 2022,
  • [39] Superconducting High-Aspect Ratio Through-Silicon Vias With DC-Sputtered Al for Quantum 3D Integration
    Alfaro-Barrantes, J. A.
    Mastrangeli, M.
    Thoen, D. J.
    Visser, S.
    Bueno, J.
    Baselmans, J. J. A.
    Sarro, P. M.
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (07) : 1114 - 1117
  • [40] ROLE OF PROCESS GASES IN MAKING TAPERED THROUGH-SILICON VIAS FOR 3D MEMS PACKAGING
    Dixit, Pradeep
    Vahanen, Sami
    Salonen, Jaakko
    Monnoyer, Philippe
    2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,