An 8-Bit Unified Segmented Current-Steering Digital-to-Analog Converter

被引:12
|
作者
Sharifi, Leila [1 ]
Nazari, Masoud [1 ]
Akbari, Meysam [1 ]
Hashemipour, Omid [2 ]
机构
[1] Shahid Beheshti Univ, GC, Microelect Lab, Tehran, Iran
[2] Shahid Beheshti Univ, GC, Dept Elect Engn, Tehran, Iran
关键词
Segmented current-steering DAC; Current mode BT decoder; Small chip area; Low dynamic power dissipation; Low digital output voltage variation; CURRENT-MODE LOGIC; CMOS; DAC;
D O I
10.1007/s13369-015-1908-2
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
In this paper, an 8-bit segmented current-steering digital-to-analog converter (DAC) is presented where the digital and analog parts are unified using current mode binary to thermometer decoder, resulting in a smaller chip area and simple layout scheme. In addition, the latch and driver circuits which are the main blocks of conventional current-steering DACs are eliminated in this design. Thus, the number of transistors in the digital part of DAC is reduced and higher sampling rate is obtained. Furthermore, the proposed current mode decoder has lower output voltage variation and consequently lower dynamic power dissipation. Finally, the proposed DAC is simulated in 0.18 mu m CMOS technology with the 1.8 V supply voltage. The post-layout simulation results show that differential nonlinearity and integral nonlinearity errors are 0.034 and 0.024 LSB, respectively. In addition, the spurious-free dynamic range is 51 dB over 94 MHz output bandwidth at 500 MS/s. Moreover, the total power dissipation of the designed DAC is only 5.7 mW and the active area is small equal to 0.02 mm(2).
引用
收藏
页码:785 / 796
页数:12
相关论文
共 50 条
  • [41] HIGH LINEARITY 2-BIT CURRENT STEERING InP/GaInAs DHBT DIGITAL-TO-ANALOG CONVERTER
    Kraus, S.
    Kallfass, I.
    Makon, R. E.
    Rosenzweig, J.
    Driad, R.
    Moyal, M.
    Ritter, D.
    2010 22ND INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS (IPRM), 2010,
  • [42] THE DESIGN OF AN 8-BIT FOLDING ANALOG-TO-DIGITAL CONVERTER
    VANDEPLASSCHE, R
    BALTUS, P
    PHILIPS JOURNAL OF RESEARCH, 1987, 42 (5-6) : 482 - 509
  • [43] Modeling of glitches due to rise/fall asymmetry in current-steering digital-to-analog converters
    Andersson, KO
    Vesterbacka, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (11) : 2265 - 2275
  • [44] Current-Steering Digital-to-Analog Converters: Functional Specifications, Design Basics, and Behavioral Modeling
    Myderrizi, I.
    Zeki, A.
    IEEE ANTENNAS AND PROPAGATION MAGAZINE, 2010, 52 (04) : 197 - 208
  • [45] An 8-Bit Segmented Current Steering DAC for Low Power Communication Applications
    Jose, Lijo
    Vijayaprakash, A. M.
    Kumaraswamy, K. V.
    IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGICAL TRENDS IN COMPUTING, COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICETT), 2016,
  • [46] A 6bit 4GS/s Current-steering Digital-to-Analog Converter in 40nm CMOS with Adjustable Bias and DfT Block
    Zhao, Long
    He, Ji
    Cheng, Yuhua
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [47] An efficient architecture of 8-bit CMOS analog-to-digital converter
    Tan, PBY
    Suparjo, BS
    Wagiran, R
    Sidek, R
    2000 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2000, : 178 - 186
  • [48] DESIGN OF AN 8-BIT FOLDING ANALOG-TO-DIGITAL CONVERTER.
    van de Plassche, R.
    Baltus, P.
    Philips Journal of Research, 1987, 42 (5-6): : 482 - 510
  • [49] Design and Analysis of 8 Bit Fully Segmented Digital to Analog Converter
    Baranwal, Arpit Kumar
    Anurag
    Singh, Balwinder
    2015 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ENGINEERING & COMPUTATIONAL SCIENCES (RAECS), 2015,
  • [50] A High-Speed Swing Reduced Driver Suitable for Current-Steering Digital-to-Analog Converters
    Myderrizi, Indrit
    Zeki, Ali
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 635 - +