An 8-Bit Unified Segmented Current-Steering Digital-to-Analog Converter

被引:12
|
作者
Sharifi, Leila [1 ]
Nazari, Masoud [1 ]
Akbari, Meysam [1 ]
Hashemipour, Omid [2 ]
机构
[1] Shahid Beheshti Univ, GC, Microelect Lab, Tehran, Iran
[2] Shahid Beheshti Univ, GC, Dept Elect Engn, Tehran, Iran
关键词
Segmented current-steering DAC; Current mode BT decoder; Small chip area; Low dynamic power dissipation; Low digital output voltage variation; CURRENT-MODE LOGIC; CMOS; DAC;
D O I
10.1007/s13369-015-1908-2
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
In this paper, an 8-bit segmented current-steering digital-to-analog converter (DAC) is presented where the digital and analog parts are unified using current mode binary to thermometer decoder, resulting in a smaller chip area and simple layout scheme. In addition, the latch and driver circuits which are the main blocks of conventional current-steering DACs are eliminated in this design. Thus, the number of transistors in the digital part of DAC is reduced and higher sampling rate is obtained. Furthermore, the proposed current mode decoder has lower output voltage variation and consequently lower dynamic power dissipation. Finally, the proposed DAC is simulated in 0.18 mu m CMOS technology with the 1.8 V supply voltage. The post-layout simulation results show that differential nonlinearity and integral nonlinearity errors are 0.034 and 0.024 LSB, respectively. In addition, the spurious-free dynamic range is 51 dB over 94 MHz output bandwidth at 500 MS/s. Moreover, the total power dissipation of the designed DAC is only 5.7 mW and the active area is small equal to 0.02 mm(2).
引用
收藏
页码:785 / 796
页数:12
相关论文
共 50 条
  • [31] An 8-bit 700Ms/s Current-steering DAC
    Luo, Lei
    Ren, Jun Yan
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1917 - 1920
  • [32] A Highly Linear 8-Bit M-2M Digital-to-Analog Converter for Neurostimulators
    Shahsavari, Sajjad
    Saberi, Mehdi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (06) : 989 - 993
  • [33] Design of a 10-bit segmented current-steering digital-to-analog converter in CMOS 65 nm technology for the bias of new generation readout chips in high radiation environment
    De Robertis, G.
    Loddo, F.
    Mattiazzo, S.
    Pacher, L.
    Pantano, D.
    Tamma, C.
    JOURNAL OF INSTRUMENTATION, 2016, 11
  • [34] The design of 8-bit CMOS digital to analog converter
    Tan, GH
    Surpajo, BS
    Wagiran, R
    Sidek, R
    2000 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2000, : 231 - 234
  • [35] Design of 12-bit, 1.8V Current Steering Digital-to-Analog Converter
    Naik, B. Rajendra
    Rao, Rameshwar
    Chandrasekhar, P.
    ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 232 - 237
  • [36] A CMOS STEERING-CURRENT MULTIPLYING DIGITAL-TO-ANALOG CONVERTER
    HENRIQUES, BG
    FRANCA, JE
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1995, 8 (02) : 145 - 155
  • [37] Analysis of energy consumption bounds in CMOS current-steering digital-to-analog cosnverters
    Chacon, Oscar Morales
    Wikner, J. Jacob
    Svensson, Christer
    Siek, Liter
    Alvandpour, Atila
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 111 (03) : 339 - 351
  • [38] Analysis of energy consumption bounds in CMOS current-steering digital-to-analog converters
    Oscar Morales Chacón
    J. Jacob Wikner
    Christer Svensson
    Liter Siek
    Atila Alvandpour
    Analog Integrated Circuits and Signal Processing, 2022, 111 : 339 - 351
  • [39] ULTRALINEAR 16-BIT DIGITAL-TO-ANALOG CURRENT CONVERTER
    ZANDER, DR
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1971, 42 (06): : 797 - &
  • [40] An 8-bit 70-MHz CMOS digital-to-analog converter with two-stage current cell matrix structure
    Kim, JH
    Yoon, KS
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 405 - 408