The design of a SRAM-based field-programmable gate array -: Part II:: Circuit design and layout

被引:51
|
作者
Chow, P
Seo, SO
Rose, J
Chung, K
Páez-Monzón, G
Rahardja, I
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
[2] ATI Technol, Thornhill, ON L3T 7N6, Canada
[3] Xilinx Toronto Dev Ctr, Toronto, ON M5S 2T9, Canada
[4] Natl Semicond Corp Cyrix W, Santa Clara, CA 95052 USA
[5] Aristo Technol Inc, Cupertino, CA 95104 USA
关键词
FPGA; FPGA architecture; FPGA circuit design; field-programmable gate arrays; SRAM programmable;
D O I
10.1109/92.784093
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Field-programmable gate arrays (FPGA's) are now widely used for the implementation of digital systems, and many commercial architectures are available. Although the literature and data books contain detailed descriptions of these architectures, there is very little information on how the high-level architecture was chosen and no information on the circuit-level or physical design of the devices. In Part I of this paper, we described the high-level architectural design of a static random-access memory programmable FPGA, This paper will address the circuit-design issues through to the physical layout. We address area-speed tradeoffs hi the design of the logic block circuits and in the connections between the logic and the routing structure. All commercial FPGA designs are done using full-custom hand layout to obtain absolute minimum die sizes. This is both labor and time intensive, We propose a design style with a minitile that contains a portion of all the components in the logic tile, resulting in less full-custom effort. Thtr minitile is replicated in a 4 x 4 array to create a macro tile. The minitile is optimized for layout density and speed, and is customized in the array by adding appropriate vias, This technique al;so permits easy changing of the hard-wired connections in the logic block architecture and the segmentation length distribution in the routing architecture.
引用
收藏
页码:321 / 330
页数:10
相关论文
共 50 条
  • [41] Filter design using a new field-programmable analog array (FPAA)
    Kutuk, H
    Kang, SMS
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1997, 14 (1-2) : 81 - 90
  • [42] Filter Design Using a New Field-Programmable Analog Array (FPAA)
    Haydar Kutuk
    Sung-Mo (Steve) Kang
    Analog Integrated Circuits and Signal Processing, 1997, 14 : 81 - 90
  • [43] RETRACTED: Design of a CAB for the Field-Programmable Analog Array (Retracted Article)
    Liu Zhi
    Liu Ou-zi
    Guan Jia-jia
    Liu You-bao
    2011 INTERNATIONAL CONFERENCE ON ENERGY AND ENVIRONMENTAL SCIENCE-ICEES 2011, 2011, 11
  • [44] A switched capacitor approach to Field-Programmable Analog Array (FPAA) design
    Kutuk, H
    Kang, SM
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1998, 17 (1-2) : 51 - 65
  • [45] Design of a two-step time interpolation-based field-programmable gate array-time-to-digital converter
    Lu, Jiangrong
    Li, Wenchang
    Liu, Jian
    Zhang, Tianyi
    Wang, Yanhu
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 2024, 64 (10): : 1809 - 1817
  • [46] Acceleration platform for face detection and recognition based on field-programmable gate array
    Zhou Y.
    Yang S.
    Li D.-L.
    Wu C.-G.
    Wang Y.
    Wang K.-P.
    Jilin Daxue Xuebao (Gongxueban)/Journal of Jilin University (Engineering and Technology Edition), 2019, 49 (06): : 2051 - 2057
  • [47] Field-Programmable Gate Array-based fluxgate magnetometer with digital integration
    Butta, Mattia
    Janosek, Michal
    Ripka, Pavel
    JOURNAL OF APPLIED PHYSICS, 2010, 107 (09) : 1998
  • [48] Design and Implementation of a Time to Digital Convertor Circuit Based on Field-Programmable-Gate-Array in Positioning System
    Zhang, Feng
    Zhang, Chun
    Jia, Xupeng
    Zhang, Yu
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [49] Reconfigurable readback-signal generator based on a field-programmable gate array
    Chen, JH
    Moon, J
    Bazargan, K
    IEEE TRANSACTIONS ON MAGNETICS, 2004, 40 (03) : 1744 - 1750
  • [50] Design and Optimization of a Petri Net-Based Concurrent Control System toward a Reduction in the Resources in a Field-Programmable Gate Array
    Wisniewski, Remigiusz
    Opara, Adam
    Wojnakowski, Marcin
    APPLIED SCIENCES-BASEL, 2024, 14 (12):