The design of a SRAM-based field-programmable gate array -: Part II:: Circuit design and layout

被引:51
|
作者
Chow, P
Seo, SO
Rose, J
Chung, K
Páez-Monzón, G
Rahardja, I
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
[2] ATI Technol, Thornhill, ON L3T 7N6, Canada
[3] Xilinx Toronto Dev Ctr, Toronto, ON M5S 2T9, Canada
[4] Natl Semicond Corp Cyrix W, Santa Clara, CA 95052 USA
[5] Aristo Technol Inc, Cupertino, CA 95104 USA
关键词
FPGA; FPGA architecture; FPGA circuit design; field-programmable gate arrays; SRAM programmable;
D O I
10.1109/92.784093
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Field-programmable gate arrays (FPGA's) are now widely used for the implementation of digital systems, and many commercial architectures are available. Although the literature and data books contain detailed descriptions of these architectures, there is very little information on how the high-level architecture was chosen and no information on the circuit-level or physical design of the devices. In Part I of this paper, we described the high-level architectural design of a static random-access memory programmable FPGA, This paper will address the circuit-design issues through to the physical layout. We address area-speed tradeoffs hi the design of the logic block circuits and in the connections between the logic and the routing structure. All commercial FPGA designs are done using full-custom hand layout to obtain absolute minimum die sizes. This is both labor and time intensive, We propose a design style with a minitile that contains a portion of all the components in the logic tile, resulting in less full-custom effort. Thtr minitile is replicated in a 4 x 4 array to create a macro tile. The minitile is optimized for layout density and speed, and is customized in the array by adding appropriate vias, This technique al;so permits easy changing of the hard-wired connections in the logic block architecture and the segmentation length distribution in the routing architecture.
引用
收藏
页码:321 / 330
页数:10
相关论文
共 50 条
  • [21] Field-Programmable Gate Array Design of Implementing Simplex Growing Algorithm for Hyperspectral Endmember Extraction
    Chang, Chein-I
    Xiong, Wei
    Wu, Chao-Cheng
    IEEE TRANSACTIONS ON GEOSCIENCE AND REMOTE SENSING, 2013, 51 (03): : 1693 - 1700
  • [22] Field-programmable gate array based locking circuit for external cavity diode laser frequency stabilization
    Schwettmann, Arne
    Sedlacek, Jonathon
    Shaffer, James P.
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2011, 82 (10):
  • [23] Field-programmable gate-array-based graph coloring accelerator
    Pochet, LM
    Linderman, ML
    Drager, SL
    Kohler, RL
    JOURNAL OF SPACECRAFT AND ROCKETS, 2002, 39 (04) : 474 - 480
  • [24] Meteorological Prediction Implemented on Field-Programmable Gate Array
    Vasquez, Jose L.
    Perez, Santiago T.
    Travieso, Carlos M.
    Alonso, Jesus B.
    COGNITIVE COMPUTATION, 2013, 5 (04) : 551 - 557
  • [25] A simple laser locking system based on a field-programmable gate array
    Jorgensen, N. B.
    Birkmose, D.
    Trelborg, K.
    Wacker, L.
    Winter, N.
    Hilliard, A. J.
    Bason, M. G.
    Arlt, J. J.
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2016, 87 (07):
  • [26] A cochlear filter implemented with a field-programmable gate array
    Mishra, A
    Hubbard, AE
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2002, 49 (01): : 54 - 60
  • [27] Meteorological Prediction Implemented on Field-Programmable Gate Array
    José L. Vásquez
    Santiago T. Pérez
    Carlos M. Travieso
    Jesús B. Alonso
    Cognitive Computation, 2013, 5 : 551 - 557
  • [28] Field-programmable gate array accelerates FDTD calculations
    Kelmelis, Eric J.
    Durbano, James P.
    Curt, Petersen F.
    Zhang, Jiazong
    LASER FOCUS WORLD, 2006, 42 (09): : 57 - 58
  • [29] Field-programmable gate array-based design for real-time computation of ensemble empirical mode decomposition
    Das, Kaushik
    Nath Pradhan, Sambhu
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (08) : 2312 - 2328
  • [30] Field-Programmable Gate Array Control of DC-DC Switching Regulators: Design and Implementation of Controllers
    Smith, Trevor C.
    Lyshevski, Sergey E.
    2023 AMERICAN CONTROL CONFERENCE, ACC, 2023, : 4063 - 4068