A dynamically-allocated virtual channel architecture with congestion awareness for on-chip routers

被引:0
|
作者
Lai, Mingche [1 ]
Wang, Zhiying [1 ]
Gao, Lei [1 ]
Lu, Hongyi [1 ]
Dai, Kui [1 ]
机构
[1] Natl Univ Def Tech, Sch Comp, Changsha, Hunan, Peoples R China
关键词
network-on-chip; virtual channel; congestion;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, the dynamically-allocated virtual channels (VCs) architecture with congestion awareness is introduced. All the buffers are shared among VCs whose structure varies with traffic condition. In low rate, this structure extends VC depth for continual transfers to reduce packet latencies. In high rate, it dispenses many VCs and avoids congestion situations to improve the throughput. We modify the VC controller and VC allocation modules, while designing simple congestion avoidance logic. The experiment shows that the proposed routers outperform conventional ones under different traffic patterns. They provide 8.3% throughput increase and 19.6% latency decrease while saving 27.4% of area and 28.6% of power.
引用
收藏
页码:630 / 633
页数:4
相关论文
共 25 条
  • [1] An on-chip wormhole router architecture with dynamically allocated input-queues
    Zhu, Hong-Lei
    Peng, Yuan-Xi
    Chen, Hai-Yan
    Yin, Ya-Ming
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2010, 38 (05): : 1032 - 1038
  • [2] Design and Evaluation of Dynamically-Allocated Multi-Queue Buffers with Multiple Packets for NoC Routers
    Tsai, Yung-Chou
    Hsu, Yarsun
    2014 SIXTH INTERNATIONAL SYMPOSIUM ON PARALLEL ARCHITECTURES, ALGORITHMS AND PROGRAMMING (PAAP), 2014, : 1 - 6
  • [3] Minimizing virtual channel buffer for routers in on-chip communication architectures
    Al Faruque, Mohammad Abdullah
    Henkel, Joerg
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1080 - 1085
  • [4] Dynamic Packet Fragmentation for Increased Virtual Channel Utilization in On-Chip Routers
    Kang, Young Hoon
    Kwon, Taek-Jun
    Draper, Jeff
    2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 250 - 255
  • [5] Low-latency virtual-channel routers for on-chip networks
    Mullins, R
    West, A
    Moore, S
    31ST ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2004, : 188 - 197
  • [6] A transparent virtual channel power gating method for on-chip network routers
    Zhou, Wu
    Ouyang, Yiming
    Li, Jianhua
    Xu, Dongyu
    INTEGRATION-THE VLSI JOURNAL, 2023, 88 : 286 - 297
  • [7] Simple Virtual Channel Allocation for High Throughput and High Frequency On-Chip Routers
    Xu, Yi
    Zhao, Bo
    Zhang, Youtao
    Yang, Jun
    HPCA-16 2010: SIXTEENTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2010, : 259 - +
  • [8] Dual Congestion Awareness Scheme in On-Chip Networks
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Plosila, Juha
    Tenhunen, Hannu
    2012 IEEE 3RD INTERNATIONAL CONFERENCE ON NETWORKED EMBEDDED SYSTEMS FOR EVERY APPLICATION (NESEA), 2012,
  • [9] An Efficient Dynamically Reconfigurable On-chip Network Architecture
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    Tavakkol, Arash
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 166 - 169
  • [10] A virtual channel router for on-chip networks
    Kavaldjiev, N
    Smit, GJM
    Jansen, PG
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 289 - 293