A dynamically-allocated virtual channel architecture with congestion awareness for on-chip routers

被引:0
|
作者
Lai, Mingche [1 ]
Wang, Zhiying [1 ]
Gao, Lei [1 ]
Lu, Hongyi [1 ]
Dai, Kui [1 ]
机构
[1] Natl Univ Def Tech, Sch Comp, Changsha, Hunan, Peoples R China
关键词
network-on-chip; virtual channel; congestion;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, the dynamically-allocated virtual channels (VCs) architecture with congestion awareness is introduced. All the buffers are shared among VCs whose structure varies with traffic condition. In low rate, this structure extends VC depth for continual transfers to reduce packet latencies. In high rate, it dispenses many VCs and avoids congestion situations to improve the throughput. We modify the VC controller and VC allocation modules, while designing simple congestion avoidance logic. The experiment shows that the proposed routers outperform conventional ones under different traffic patterns. They provide 8.3% throughput increase and 19.6% latency decrease while saving 27.4% of area and 28.6% of power.
引用
收藏
页码:630 / 633
页数:4
相关论文
共 25 条
  • [21] An Energy-Efficient Virtual Channel Power-Gating Mechanism for On-Chip Networks
    Mirhosseini, Amirhossein
    Sadrosadati, Mohammad
    Fakhrzadehgan, Ali
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1527 - 1532
  • [22] An Improvement of Router Throughput for On-Chip Networks Using On-the-fly Virtual Channel Allocation
    Son Truong Nguyen
    Oyanagi, Shigeru
    ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2011, 2011, 6566 : 219 - 230
  • [23] Exploring Virtual-Channel Architecture in FPGA based Networks-on-Chip
    Lu, Ye
    McCanny, John
    Sezer, Sakir
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 302 - 307
  • [24] Virtual Channel Router Architecture for Network on Chip with adaptive inter-port buffers sharing
    Langar, Mane
    Bourguiba, Riah
    Mouine, Jaouhar
    2016 13TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2016, : 691 - 694
  • [25] Dynamic Virtual Channel and Index-based Arbitration based Network on Chip Router Architecture
    Oveis-Gharan, Masoud
    Khan, Gul N.
    2016 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING & SIMULATION (HPCS 2016), 2016, : 96 - 103