MIRID: Mixed-Mode IR-Drop Induced Delay Simulator

被引:11
|
作者
Jiang, J. [1 ]
Aparicio, M. [2 ]
Comte, M. [2 ]
Azais, F. [2 ]
Renovell, M. [2 ]
Polian, I. [1 ]
机构
[1] Univ Passau, Fac Comp Sci & Math, Innstr 43, D-94032 Passau, Germany
[2] Univ Montpellier, LIRMM, F-34095 Montpellier, France
基金
美国国家科学基金会;
关键词
Digital CMOS IC; Test; Power Noise; IR-drop; Simulation; NOISE;
D O I
10.1109/ATS.2013.41
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
IR-drop effects are increasingly relevant in context of both design and test. We introduce the event-driven simulator MIRID that calculates the impact of IR-drop to the circuit timing. MIRID performs the simulation on two abstraction levels: timing effects in the gate-level net-list; current and voltage waveform propagation in the electrical model of the power-distribution network (PDN). Switching events at the logic gates are forwarded to the electrical model, where induced currents and their impact on the neighboring PDN nodes are computed. From this information, values of voltages at the Vdd and ground terminals of logic gates are determined, which in turn are used to calculate accurate switching delays of the gates. MIRID supports a generic interface to electrical models, allowing for a seamless integration of arbitrary models of PDN and gate timing. We report experiments based on a simple PDN model that was introduced previously and incorporates a pre-characterized library. The simulation accuracy is validated by matching the results from MIRID and SPICE.
引用
收藏
页码:177 / 182
页数:6
相关论文
共 50 条
  • [11] VERIFY AT THE SYSTEM LEVEL WITH MIXED-MODE SIMULATOR
    MILNE, B
    ELECTRONIC DESIGN, 1988, 36 (12) : 65 - 68
  • [12] A MIXED-MODE ANALOG AND SWITCH LEVEL SIMULATOR
    MENZEL, SP
    VLACH, J
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 1991, 19 (01) : 35 - 50
  • [13] Transition Delay Fault Testing of 3D ICs with IR-Drop Study
    Panth, Shreepad
    Lim, Sung Kyu
    2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 270 - 275
  • [14] Analysis and Mitigation of IR-Drop Induced Scan Shift-Errors
    Holst, Stefan
    Schneider, Eric
    Kawagoe, Koshi
    Kochte, Michael A.
    Miyase, Kohei
    Wunderlich, Hans-Joachim
    Kajihara, Seiji
    Wen, Xiaoqing
    2017 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2017,
  • [15] M3-A MULTILEVEL MIXED-MODE MIXED A/D SIMULATOR
    CHADHA, R
    VISWESWARIAH, C
    CHEN, CF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (05) : 575 - 585
  • [16] A Novel IR-Drop Tolerant Transition Delay Fault Test Pattern Generation Procedure
    Ahmed, Nisar
    Tehranipoor, Mohammad
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 150 - 159
  • [17] A novel framework for faster-than-at-speed delay test considering IR-drop effects
    Ahmed, Nisar
    Tehranipoor, Mohammad
    Jayaram, Vinay
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 366 - +
  • [18] UPDATED CIRCUIT SIMULATOR HANDLES MIXED-MODE DESIGN SITUATIONS
    MILNE, B
    ELECTRONIC DESIGN, 1988, 36 (24) : 93 - 94
  • [19] A mixed-mode delay-locked-loop architecture
    Eckerbert, D
    Svensson, LJ
    Larsson-Edefors, P
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 261 - 263
  • [20] Optimization on IR-Drop Induced Accuracy Loss for Memristor-Based Neural Network
    Wang C.
    Zha X.
    Xia Y.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2023, 35 (04): : 633 - 639